Rev. 01.00 — 18 March 2008 Product data sheet # 1. General description The GreenChip III is the third generation of green Switched Mode Power Supply (SMPS) controller ICs. The TEA1751(L)T combines a controller for Power Factor Correction (PFC) and a flyback controller. Its high level of integration allows the design of a cost-effective power supply with a very low number of external components. The special built-in green functions provide high efficiency at all power levels. This applies to quasi-resonant operation at high power levels, quasi-resonant operation with valley skipping, as well as to reduced frequency operation at lower power levels. At low power levels, the PFC switches off to maintain high efficiency. During low power conditions, the flyback controller switches to frequency reduction mode and limits the peak current to 25 % of its maximum value. This will ensure high efficiency at low power and good standby power performance while minimizing audible noise from the transformer. The TEA1751(L)T is a Multi Chip Module, (MCM), containing 2 chips. The proprietary high voltage BCD800 process which makes direct start-up possible from the rectified universal mains voltage in an effective and green way. The second low voltage Silicon On Insulator (SIOI) is used for accurate, high speed protection functions and control. The TEA1751(L)T enables highly efficient and reliable supplies with power requirements up to 250 W, to be designed easily and with a minimum number of external components. #### 2. Features # 2.1 Distinctive features - Integrated PFC and flyback controller. - Universal mains supply operation (70 VAC to 276 VAC). - Dual boost PFC with accurate maximum output voltage (NXP patented). - High level of integration, resulting in a very low external component count and a cost-effective design. #### 2.2 Green features On-chip start-up current source. ## 2.3 PFC green features - Valley/zero voltage switching for minimum switching losses (NXP patented). - Frequency limitation to reduce switching losses. - PFC is switched off if a low load is detected at the flyback output. 2 of 30 ## 2.4 Flyback green features - Valley switching for minimum switching losses (NXP patented). - Frequency reduction with fixed minimum peak current at low power operation to maintain high efficiency at low output power levels. #### 2.5 Protection features - Safe restart mode for system fault conditions. - Continuous mode protection by means of demagnetization detection for both converters (NXP patented). - Undervoltage protection (foldback during overload). - Accurate OverVoltage Protection (OVP) for both converters (adjustable for flyback converter). - Mains voltage independent Over Power Protection (OPP) - Open control loop protection for both converters. The open loop protection on the flyback convertor is latched on the TEA1751L and safe restart on the TEA1751. - IC overtemperature protection. - Low and adjustable OverCurrent Protection (OCP) trip level for both converters. - General purpose input for latched protection, e.g. to be used for system OverTemperature Protection (OTP). # **Applications** The device can be used in all applications that require an efficient and cost-effective power supply solution up to 250 W. Notebook adapters in particular can benefit from the high level of integration. # **Ordering information** #### Table 1. **Ordering information** **Product data sheet** | Type number | number Package | | | | | |-------------|----------------|------------------------------------------------------------|----------|--|--| | | Name | Description | Version | | | | TEA1751 | SO16 | plastic small outline package; 16 leads; body width 3.9 mm | SOT109-1 | | | | TEA1751L | | | | | | # **Block diagram** #### Remark: For the TEA1751L the Timeout is latched For the TEA1751 the Timeout is safe restart. Fig 1. Block diagram 3 of 30 # 6. Pinning information # 6.1 Pinning # 6.2 Pin description Table 2. Pin description | Symbol | Pin | Description | |-----------|--------|------------------------------------------------------------------------------------------------| | $V_{CC}$ | 1 | supply voltage | | GND | 2 | ground | | FBCTRL | 3 | control input for flyback | | FBAUX | 4 | input from auxiliary winding for demagnetization timing and overvoltage protection for flyback | | LATCH | 5 | general purpose protection input | | PFCCOMP | 6 | frequency compensation pin for PFC | | VINSENSE | 7 | sense input for mains voltage | | PFCAUX | 8 | input from auxiliary winding for demagnetization timing for PFC | | VOSENSE | 9 | sense input for PFC output voltage | | FBSENSE | 10 | programmable current sense input for flyback | | PFCSENSE | 11 | programmable current sense input for PFC | | PFCDRIVER | 12 | gate driver output for PFC | | FBDRIVER | 13 | gate driver output for flyback | | HVS | 14, 15 | high voltage safety spacer, not connected | | HV | 16 | high voltage start-up and valley sensing of flyback part | GreenChip III SMPS con # 7. Functional description #### 7.1 General control The TEA1751(L)T contains a controller for a power factor correction circuit as well as a controller for a flyback circuit. A typical configuration is shown in Figure 3. ## 7.1.1 Start-up and undervoltage lock-out Initially the capacitor on the V<sub>CC</sub> pin is charged from the high voltage mains via the HV pin. As long as $V_{CC}$ is below $V_{trip}$ , the charge current is low. This protects the IC in case the $V_{CC}$ pin is shorted to ground. For a short start-up time the charge current above $V_{trip}$ is increased until $V_{CC}$ reaches $V_{th(UVLO)}$ . If $V_{CC}$ is between $V_{th(UVLO)}$ and $V_{startup}$ , the charge current is low again, ensuring a low duty cycle during fault conditions. The control logic activates the internal circuitry and switches off the HV charge current when the voltage on pin $V_{CC}$ passes the $V_{startup}$ level. First, the LATCH pin current source is activated and the soft-start capacitors on the PFCSENSE and FBSENSE pin are charged. When the LATCH pin voltage exceeds the $V_{en(LATCH)}$ voltage and the soft-start capacitor on the PFCSENSE pin is charged, the PFC circuit is activated. Also the flyback converter is activated (providing the soft-start capacitor on the FBSENSE pin is charged). The output voltage of the flyback converter is then regulated to its nominal output voltage. The IC supply is taken over by the auxiliary winding of the flyback converter. See Figure 4. If during start-up the LATCH pin does not reach the $V_{en(LATCH)}$ level before $V_{CC}$ reaches $V_{th(UVLO)}$ , the LATCH pin output is de-activated and the charge current is switched on again. As soon as the flyback converter is started, the voltage on the FBCTRL pin is monitored. If the output voltage of the flyback converter does not reach its intended regulation level in a predefined time, the voltage on the FBCTRL pin reaches the $V_{to(FBCTRL)}$ level and an error is assumed. The TEA1751 then initiates a safe restart, while in the TEA1751L the protection is latched. When one of the protection functions is activated, both converters stop switching and the $V_{CC}$ voltage drops to $V_{th(UVLO)}$ . A latched protection recharges the $V_{CC}$ capacitor via the HV pin, but does not restart the converters. For a safe-restart protection, the capacitor is recharged via the HV pin and the device restarts (see block diagram, Figure 1). In the event of an overvoltage protection of the PFC circuit, $V_{VOSENSE} > V_{ovp(VOSENSE)}$ , only the PFC controller stops switching until the VOSENSE pin voltage drops below $V_{OVP(VOSENSE)}$ again. Also, if a mains undervoltage is detected $V_{VINSENSE} < V_{stop(VINSENSE)}$ , only the PFC controller stops switching until $V_{VINSENSE} > V_{start(VINSENSE)}$ again. When the voltage on pin $V_{CC}$ drops below the undervoltage lock-out level, both controllers stop switching and re-enter the safe restart mode. In the safe restart mode the driver outputs are disabled and the $V_{CC}$ pin voltage is recharged via the HV pin. # 7.1.2 Supply management All internal reference voltages are derived from a temperature compensated and trimmed on-chip band gap circuit. Internal reference currents are derived from a temperature compensated and trimmed on-chip current reference circuit. ### 7.1.3 Latch input Pin LATCH is a general purpose input pin, which can be used to switch off both converters. The pin sources a current $I_{O(LATCH)}$ (typ. 80 $\mu$ A). Switching of both converters is stopped as soon as the voltage on this pin drops below 1.25 V. At initial start-up the switching is inhibited until the capacitor on the LATCH pin is charged above 1.35 V (typ). No internal filtering is done on this pin. An internal zener clamp of 2.9 V (typ.) protects this pin from excessive voltages. #### 7.1.4 Fast latch reset In a typical application the mains can be interrupted briefly to reset the latched protection. The PFC bus capacitor, $C_{\text{bus}}$ , does not have to discharge for this latched protection to reset. Typically the PFC bus capacitor, $C_{bus}$ , has to discharge for the $V_{CC}$ to drop to this reset level. When the latched protection is set, the clamping circuit of the VINSENSE circuit is disabled. (see also Section 7.2.9) As soon as the VINSENSE voltage drops below 750 mV (typ.) and after that is raised to 870 mV (typ.), the latched protection is reset. The latched protection is also reset by removing both the voltage on pin $V_{CC}$ and on pin HV. ### 7.1.5 Over Temperature Protection (OTP) An accurate internal temperature protection is provided in the circuit. When the junction temperature exceeds the thermal shutdown temperature, the IC stops switching. As long as OTP is active, the $V_{CC}$ capacitor is not recharged from the HV mains. The OTP circuit is supplied from the HV pin if the $V_{CC}$ supply voltage is not sufficient. OTP is a latched protection. It can be reset by removing both the voltage on pin $V_{CC}$ and on pin HV or by the fast latch reset function. (See Section 7.1.4) ## 7.2 Power factor correction circuit The power factor correction circuit operates in quasi-resonant or discontinuous conduction mode with valley switching. The next primary stroke is only started when the previous secondary stroke has ended and the voltage across the PFC MOSFET has reached a minimum value. The voltage on the PFCAUX pin is used to detect transformer demagnetization and the minimum voltage across the external PFC MOSFET switch. #### 7.2.1 t<sub>on</sub> control The power factor correction circuit is operated in $t_{on}$ control. The resulting mains harmonic reduction of a typical application is well within the class-D requirements. #### 7.2.2 Valley switching and demagnetization (PFCAUX pin) The PFC MOSFET is switched on after the transformer is demagnetized. Internal circuitry connected to the PFCAUX pin detects the end of the secondary stroke. It also detects the voltage across the PFC MOSFET. The next stroke is started if the voltage across the PFC MOSFET is at its minimum in order to reduce switching losses and electromagnetic interference (EMI) (valley switching). If no demagnetization signal is detected on the PFCAUX pin, the controller generates a zero current signal (ZCS), 50 µs (typ) after the last PFCGATE signal. If no valley signal is detected on the PFCAUX pin, the controller generates a valley signal 4 µs (typ) after demagnetization was detected. To protect the internal circuitry, for example during lightning events, it is advisable to add a 5 k $\Omega$ series resistor to this pin. To prevent incorrect switching due to external disturbance, the resistor should be placed close to the IC on the printed circuit board. ### 7.2.3 Frequency limitation To optimize the transformer and minimize switching losses, the switching frequency is limited to f<sub>sw(PFC)max</sub>. If the frequency for quasi resonant operation is above the f<sub>sw(PFC)max</sub> limit, the system switches over to discontinuous conduction mode. Also here, the PFC MOSFET is only switched on at a minimum voltage across the switch (valley switching) ### 7.2.4 Mains voltage compensation (VINSENSE pin) The mathematical equation for the transfer function of a power factor corrector contains the square of the mains input voltage. In a typical application this results in a low bandwidth for low mains input voltages, while at high mains input voltages the Mains Harmonic Reduction (MHR) requirements may be hard to meet. To compensate for the mains input voltage influence, the TEA1751(L)T contains a correction circuit. Via the VINSENSE pin the average input voltage is measured and the information is fed to an internal compensation circuit. With this compensation it is possible to keep the regulation loop bandwidth constant over the full mains input range, yielding a fast transient response on load steps, while still complying with class-D MHR requirements. In a typical application, the bandwidth of the regulation loop is set by a resistor and two capacitors on the PFCCOMP pin. # 7.2.5 Soft start-up (pin PFCSENSE) To prevent audible transformer noise at start-up or during hiccup, the transformer peak current, I<sub>DM</sub>, is increased slowly by the soft start function. This can be achieved by inserting R<sub>SS1</sub> and C<sub>SS1</sub> between pin PFCSENSE and current sense resistor R<sub>SENSE1</sub>. An internal current source charges the capacitor to $V_{PFCSENSE} = I_{start(soft)PFC} \times R_{SS1}$ . The voltage is limited to V<sub>start(soft)PFC</sub>. The start level and the time constant of the increasing primary current level can be adjusted externally by changing the values of R<sub>SS1</sub> and C<sub>SS1</sub>. $$\tau softstart = 3 \times R_{SS1} \times C_{SS1}$$ The charging current I<sub>start(soft)PFC</sub> flows as long as the voltage on pin PFCSENSE is below 0.5 V (typ). If the voltage on pin PFCSENSE exceeds 0.5 V, the soft start current source starts limiting current I<sub>start(soft)PFC</sub>. As soon as the PFC starts switching, the I<sub>start(soft)PEC</sub> current source is switched off; see Figure 5. # 7.2.6 Low power mode When the output power of the flyback converter (see Section 7.3) is low, the flyback converter switches over to frequency reduction mode. When frequency reduction mode is entered by the flyback controller, the power factor correction circuit is switched off to maintain high efficiency. During low power mode operation the PFCCOMP pin is clamped to a minimal voltage of 2.7 V (typ) and a maximum voltage of 3.9 V (typ). The lower clamp voltage limits the maximum power that is delivered when the PFC is switched on again. The upper clamp voltage ensures that the PFC can return to its normal regulation point in a limited amount of time when returning from low power mode. As soon as the flyback converter leaves the frequency reduction mode, the power factor correction circuit restores normal operation. To prevent continuous switching on and off of the PFC circuit, a small hysteresis is build in, (60 mV (typ.) on the FBCTRL pin). #### 7.2.7 Dual boost PFC The PFC output voltage is modulated by the mains input voltage. The mains input voltage is measured via the VINSENSE pin. The current is sourced from the VOSENSE pin if the voltage on the VINSENSE pin drops below 2.2 V (typ.). To ensure the stability of the switch-over 200 mV is inserted around the 2.2 V, see Figure 6. For low VINSENSE input voltages, the output current is 15 μA (typ.). This output current, in combination with the resistors on the VOSENSE pin, sets the lower PFC output voltage level at low mains voltages. At high mains input voltages the current is switched to zero. The PFC output voltage will than be at its maximum. As this current is zero in this situation, it does not effect the accuracy of the PFC output voltage. For proper switch-off behavior, the VOSENSE current is switched to its maximum value, (15 μA (typ)), as soon as the voltage on pin VOSENSE drops below 2.1 V (typ). #### 7.2.8 Overcurrent protection (PFCSENSE pin) The maximum peak current is limited cycle-by-cycle by sensing the voltage across an external sense resistor, R<sub>SENSE1</sub>, on the source of the external MOSFET. The voltage is measured via the PFCSENSE pin. ### 7.2.9 Mains undervoltage lock-out / brown-out protection (VINSENSE pin) To prevent the PFC from operating at very low mains input voltages, the voltage on the VINSENSE pin is sensed continuously. As soon as the voltage on this pin drops below the $V_{\text{stop}(\text{VINSENSE})}$ level, switching of the PFC is stopped. The voltage on pin VINSENSE is clamped to a minimum value, $V_{\text{start}(\text{VINSENSE})} + \Delta V_{\text{pu}(\text{VINSENSE})}$ , for a fast restart as soon as the mains input voltage is restored after a mains dropout. #### 7.2.10 Overvoltage protection (VOSENSE pin) To prevent output overvoltage during load steps and mains transients, an overvoltage protection circuit is built in. As soon as the voltage on the VOSENSE pin exceeds the $V_{\text{ovp}(\text{VOSENSE})}$ level, switching of the power factor correction circuit is inhibited. Switching of the PFC recommences as soon as the VOSENSE pin voltage drops below the $V_{\text{OVP}(\text{VOSENSE})}$ level again. When the resistor between pin VOSENSE and ground is open, the overvoltage protection is also triggered. #### 7.2.11 PFC open loop protection (VOSENSE pin) The power factor correction circuit does not start switching until the voltage on the VOSENSE pin is above the $V_{th(ol)(VOSENSE)}$ level. This protects the circuit from open loop and VOSENSE short situations. #### 7.2.12 Driver (pin PFCDRIVER) The driver circuit to the gate of the power MOSFET has a current sourcing capability of typically –500 mA and a current sink capability of typically 1.2 A. This permits fast turn-on and turn-off of the power MOSFET for efficient operation. ## 7.3 Flyback controller The TEA1751(L)T includes a controller for a flyback converter. The flyback converter operates in quasi-resonant or discontinuous conduction mode with valley switching. The auxiliary winding of the flyback transformer provides demagnetization detection and powers the IC after start-up. # 7.3.1 Multi mode operation The TEA1751(L)T flyback controller can operate in multi modes; see Figure 7. At high output power the converter switches to quasi-resonant mode. The next converter stroke is started after demagnetization of the transformer current. In quasi-resonant mode switching losses are minimized as the converter only switches on when the voltage across the external MOSFET is at its minimum (valley switching, see also Section 7.3.2). To prevent high frequency operation at lower loads, the quasi-resonant operation changes to discontinuous mode operation with valley skipping in which the switching frequency is limited for EMI to $f_{sw(fb)max}$ (125 kHz typ.). Again, the external MOSFET is only switched on when the voltage across the MOSFET is at its minimum. At very low power and standby levels the frequency is controlled down by a voltage controlled oscillator (VCO). The minimum frequency can be reduced to zero. During frequency reduction mode, the primary peak current is kept at a minimal level of Ipkmax/4 to maintain a high efficiency. (Ipkmax is the maximum primary peak current set by the sense resistor and the maximum sense voltage.) As the primary peak current is low in frequency reduction operation (Ipk = Ipkmax/4), no audible noise is noticeable at switching frequencies in the audible range. Valley switching is also active in this mode. In frequency reduction mode the PFC controller is switched off and the flyback maximum frequency changes linearly with the control voltage on the FBCTRL pin (see $\underline{\text{Figure 8}}$ ). For stable switching on and off switching of the PFC, the FBCTRL pin has a 50 mV (typ) hysteresis. At no load operation the switching frequency can be reduced to (almost) zero. # 7.3.2 Valley switching (HV pin) Refer to <u>Figure 9</u>. A new cycle starts when the external MOSFET is activated. After the on-time (determined by the FBSENSE voltage and the FBCTRL voltage), the MOSFET is switched off and the secondary stroke starts. After the secondary stroke, the drain voltage shows an oscillation with a frequency of approximately $$\frac{1}{(2 \times \pi \times \sqrt{(L_p \times C_d)})}$$ where L<sub>p</sub> is the primary self inductance of the flyback transformer and $C_{\text{d}}$ is the capacitance on the drain node. As soon as the internal oscillator voltage is high again and the secondary stroke has ended, the circuit waits for the lowest drain voltage before starting a new primary stroke. Figure 9 shows the drain voltage, valley signal, secondary stroke signal and the internal oscillator signal. Valley switching allows high frequency operation as capacitive switching losses are reduced, see <u>Equation 1</u>. High frequency operation makes small and cost-effective magnetics possible. $$\left(P = \frac{1}{2} \times C_d \times V^2 \times f\right) \tag{1}$$ # 7.3.3 Current mode control (FBSENSE pin) Current mode control is used for the flyback converter for its good line regulation. The primary current is sensed by the FBSENSE pin across an external resistor and compared with an internal control voltage. The internal control voltage is proportional to the FBCTRL pin voltage, see Figure 10. The driver output is latched in the logic, preventing multiple switch-on. #### **Demagnetization (FBAUX pin)** 7.3.4 The system is always in quasi-resonant or discontinuous conduction mode. The internal oscillator does not start a new primary stroke until the previous secondary stroke has ended. Demagnetization features a cycle-by-cycle output short-circuit protection by immediately lowering the frequency (longer off-time), thereby reducing the power level. Demagnetization recognition is suppressed during the first $t_{sup(xfmr\ ring)}$ time (2 $\mu s$ typ). This suppression may be necessary at low output voltages and at start-up and in applications where the transformer has a large leakage inductance. If pin FBAUX is open-circuit or not connected, a fault condition is assumed and the converter stops operating immediately. Operation restarts as soon as the fault condition is removed. #### 7.3.5 Flyback control / time out (FBCTRL pin) The pin FBCTRL is connected to an internal voltage source of 3.5 V via an internal resistor (typical resistance is 3 k $\Omega$ ). As soon as the voltage on this pin is above 2.5 V (typ), this connection is disabled. Above 2.5 V the pin is biased with a small current. When the voltage on this pin rises above 4.5 V (typ), a fault is assumed and switching is inhibited. In the TEA1751 a restart will then be made, while in the TEA1751L the protection will be latched. When a small capacitor is connected to this pin, a time-out function can be created to protect against an open control loop situation. (see Figure 11 and Figure 12) The time-out function can be disabled by connecting a resistor (100 kΩ) to ground on the FBCTRL pin. If the pin is shorted to ground, switching of the flyback controller is inhibited. In normal operating conditions, when the converter is regulating the output voltage, the voltage on the FBCTRL pin is between 1.4 V and 2.0 V (typical values) from minimum to maximum output power. #### 7.3.6 Soft start-up (pin FBSENSE) To prevent audible transformer noise during start-up, the transformer peak current, $I_{DM}$ is slowly increased by the soft start function. This can be achieved by inserting a resistor and a capacitor between pin 10, FBSENSE, and the current sense resistor. An internal current source charges the capacitor to $V = I_{start(soft)fb} \times R_{SS2}$ , with a maximum of approximately 0.5 V. The start level and the time constant of the increasing primary current level can be adjusted externally by changing the values of $R_{SS2}$ and $C_{SS2}$ . $$\tau softstart = 3 \times R_{SS2} \times C_{SS2}$$ The soft start current $I_{\text{start}(\text{soft})\text{fb}}$ is switched on as soon as $V_{\text{CC}}$ reaches $V_{\text{startup}}$ . When the voltage on pin FBSENSE has reached 0.5 V, the flyback converter starts switching. The charging current I<sub>start(soft)(PFC)</sub> flows as long as the voltage on pin FBSENSE is below approximately 0.5 V. If the voltage on pin FBSENSE exceeds 0.5 V, the soft start current source starts limiting the current. After the flyback converter has started, the soft start current source is switched off. ## 7.3.7 Maximum on-time The flyback controller limits the 'on-time' of the external MOSFET to 40 $\mu s$ (typ.). When the 'on-time' is longer than 40 $\mu s$ , the IC stops switching and enters the safe restart mode. # 7.3.8 Overvoltage protection (FBAUX pin) An output overvoltage protection is implemented in the GreenChip III series. This works for the TEA1751(L)T by sensing the auxiliary voltage via the current flowing into pin FBAUX during the secondary stroke. The auxiliary winding voltage is a well-defined replica of the output voltage. Voltage spikes are averaged by an internal filter. If the output voltage exceeds the OVP trip level, an internal counter starts counting subsequent OVP events. The counter has been added to prevent incorrect OVP detection which might occur during ESD or lightning events. If the output voltage exceeds the OVP trip level a few times and not again in a subsequent cycle, the internal counter counts down at twice the speed it uses when counting up. However, when typically 8 cycles of subsequent OVP events are detected, the IC assumes a true OVP and the OVP circuit switches the power MOSFET off. As the protection is latched, the converter only restarts after the internal latch is reset. In a typical application the mains should be interrupted to reset the internal latch. The output voltage $V_{o(\mbox{\scriptsize OVP})}$ at which the OVP function trips, can be set by the demagnetization resistor, R<sub>FRAUX</sub>: $$V_{o(OVP)} = \frac{N_s}{N_{aux}} (I_{ovp(FBaux)} \times R_{FBaux} + V_{clamp(FBAUX)})$$ where $N_s$ is the number of secondary turns and $N_{aux}$ is the number of auxiliary turns of the transformer. Current I<sub>ovp(FBAUX)</sub> is internally trimmed. The value of R<sub>FBAUX</sub> can be adjusted to the turns ratio of the transformer, thus making an accurate OVP detection possible. # 7.3.9 Overcurrent protection (FBSENSE pin) The primary peak-current in the transformer is measured accurately cycle-by-cycle using the external sense resistor R<sub>sense2</sub>. The OCP circuit limits the voltage on pin FBSENSE to an internal level (see also Section 7.3.3). The OCP detection is suppressed during the leading edge blanking period, t<sub>leb</sub>, to prevent false triggering caused by switch-on spikes. #### 7.3.10 Over Power Protection During the primary stroke of the flyback converter the input voltage of the flyback converter is measured by sensing the current that is drawn from the pin FBAUX. The current information is used to adjust the peak drain current of the flyback converter. which is measured via pin FBSENSE. The internal compensation is such that an almost input voltage independent maximum output power can be realized. The OPP curve is given in Figure 16. Fig 16. Over Power Protection curve # 7.3.11 Driver (pin FBDRIVER) The driver circuit to the gate of the external power MOSFET has a current sourcing capability of typically –500 mA and a current sink capability of typically 1.2 A. This permits fast turn-on and turn-off of the power MOSFET for efficient operation. # 8. Limiting values Table 3. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | | Min | Max | Unit | |------------------------|---------------------------------|--------------------------|------------|------|------|------| | Voltages | | | | | | | | $V_{CC}$ | supply voltage | | | -0.4 | +38 | V | | $V_{LATCH}$ | voltage on pin LATCH | current limited | | -0.4 | +5 | V | | V <sub>FBCTRL</sub> | voltage on pin FBCTRL | | | -0.4 | +5 | V | | $V_{PFCCOMP}$ | voltage on pin PFCCOMP | | | -0.4 | +5 | V | | $V_{VINSENSE}$ | voltage on pin VINSENSE | | | -0.4 | +5 | V | | $V_{VOSENSE}$ | voltage on pin VOSENSE | | | -0.4 | +5 | V | | $V_{PFCAUX}$ | voltage on pin PFCAUX | | | -25 | +25 | V | | $V_{FBSENSE}$ | voltage on pin FBSENSE | current limited | | -0.4 | +5 | V | | V <sub>PFCSENSE</sub> | voltage on pin PFCSENSE | current limited | | -0.4 | +5 | V | | $V_{HV}$ | voltage on pin HV | | | -0.4 | +650 | V | | Currents | | | | | | | | I <sub>FBCTRL</sub> | current on pin FBCTRL | | | -3 | 0 | mA | | I <sub>FBAUX</sub> | current on pin FBAUX | | | -1 | +1 | mA | | I <sub>PFCSENSE</sub> | current on pin PFCSENSE | | | -1 | +10 | mA | | I <sub>FBSENSE</sub> | current on pin FBSENSE | | | -1 | +10 | mA | | I <sub>FBDRIVER</sub> | current on pin FBDRIVER | duty cycle < 10 % | | -0.8 | +2 | Α | | I <sub>PFCDRIVER</sub> | current on pin PFCDRIVER | duty cycle < 10 % | | -0.8 | +2 | Α | | I <sub>HV</sub> | current on pin HV | | | - | 5 | mA | | General | | | | | | | | P <sub>tot</sub> | total power dissipation | T <sub>amb</sub> < 75 °C | | - | 0.6 | W | | T <sub>stg</sub> | storage temperature | | | -55 | +150 | °C | | Tj | junction temperature | | | -20 | +150 | °C | | ESD | | | | | | | | $V_{ESD}$ | electrostatic discharge voltage | class 1 | | | | | | | human body model | pins 1 to 13 | <u>[1]</u> | - | 2000 | V | | | | pin 16 (HV) | <u>[1]</u> | - | 1500 | V | | | machine model | | [2] | - | 200 | V | | | charged device model | | | - | 500 | V | <sup>[1]</sup> Equivalent to discharging a 100 pF capacitor through a 1.5 $k\Omega$ series resistor. # 9. Thermal characteristics Table 4. Thermal characteristics | Symbol | Parameter | Conditions | Тур | Unit | |---------------|---------------------------------------------|-------------------------------|-----|---------------------------------------| | $R_{th(j-a)}$ | thermal resistance from junction to ambient | in free air; JEDEC test board | 124 | K/W | | TEA1751(L)T_1 | | | ı | © NXP B.V. 2008. All rights reserved. | <sup>[2]</sup> Equivalent to discharging a 200 pF capacitor through a 0.75 $\mu H$ coil and a 10 $\Omega$ resistor. # 10. Characteristics Table 5. **Characteristics** T<sub>amb</sub> = 25 °C; V<sub>CC</sub> = 20 V; all voltages are measured with respect to ground (pin 2); currents are positive when flowing into the IC; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------|-----------------|------|---------------| | Start-up current s | source (pin HV) | | | | | | | HV | current on pin HV | $V_{HV} > 80 \text{ V};$ | - | - | - | - | | | | $\begin{aligned} &V_{CC} < V_{trip}, \ V_{th(UVLO)} < V_{CC} < \\ &V_{startup} \end{aligned}$ | - | 1.0 | - | mA | | | | $V_{trip} < V_{CC} < V_{th(UVLO)}$ | - | 5.4 | - | mA | | | | with auxiliary supply | 8 | 20 | 40 | μΑ | | / <sub>BR</sub> | breakdown voltage | | 650 | - | - | V | | Supply voltage m | anagement (pin VCC) | | | | | | | $V_{trip}$ | trip voltage | | 0.55 | 0.65 | 0.75 | V | | √ <sub>startup</sub> | start-up voltage | | 21 | 22 | 23 | V | | $V_{ m th(UVLO)}$ | undervoltage lockout threshold voltage | | 14 | 15 | 16 | V | | √ <sub>start(hys)</sub> | hysteresis of start voltage | during start-up phase | - | 300 | - | mV | | $V_{hys}$ | hysteresis voltage | $V_{\text{startup}} - V_{\text{th(UVLO)}}$ | 6.3 | 7 | 7.7 | V | | ch(low) | low charging current | $V_{HV} > 80 \text{ V}$ ; $V_{CC} < V_{trip}$ or $V_{th(UVLO)} < V_{CC} < V_{start}$ | -1.2 | -1.0 | -0.8 | mA | | ch(high) | high charging current | $V_{HV} > 80 \text{ V}$ ; $V_{trip} < V_{CC} < V_{th(UVLO)}$ | -4.6 | -5.4 | -6.3 | mA | | CC(oper) | operating supply current | no load on pin FBDRIVER and PFCDRIVER | 2.25 | 3 | 3.75 | mA | | nput Voltage Sen | sing PFC (pin VINSENSE) | | | | | | | / <sub>stop(VINSENSE)</sub> | stop voltage on pin VINSENSE | | 0.86 | 0.89 | 0.92 | V | | √ <sub>start(VINSENSE)</sub> | start voltage on pin VINSENSE | | 1.11 | 1.15 | 1.19 | V | | ∆V <sub>pu(VINSENSE)</sub> | pull-up voltage difference on pin VINSENSE | active after V <sub>stop(VINSENSE)</sub> is detected | - | -100 | - | mV | | pu(VINSENSE) | pull-up current on pin<br>VINSENSE | active after $V_{\text{stop(VINSENSE)}}$ is detected | <b>–55</b> | <del>-4</del> 7 | -40 | μА | | / <sub>mvc(VINSENSE)max</sub> | maximum mains voltage<br>compensation voltage on pin<br>VINSENSE | | 4.0 | - | - | V | | / <sub>flr</sub> | fast latch reset voltage | active after $V_{th(UVLO)}$ is detected | - | 0.75 | - | V | | V <sub>flr(hys)</sub> | hysteresis of fast latch reset voltage | | - | 0.12 | - | V | | I(VINSENSE) | input current on pin VINSENSE | $\begin{aligned} & VINSENSE > V_{stop(VINSENSE)} \text{ after} \\ & V_{start(VINSENSE)} \text{ is detected} \end{aligned}$ | 5 | 33 | 100 | nA | | / <sub>bst(dual)</sub> | dual boost voltage | current switch-over point | - | 2.2 | - | V | | | | switch-over region | - | 200 | - | mV | | _oop compensati | ion PFC (pin PFCCOMP) | | | | | | | ]m | transconductance | V <sub>VOSENSE</sub> to I <sub>O(PFCCOMP)</sub> | 60 | 80 | 100 | μ <b>Α</b> /\ | 21 of 30 Table 5. Characteristics ...continued | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------------------|-----------------------------------------------|-------------------------------------------------------------------|-----|-------|-------|-------|------| | I <sub>O(PFCCOMP)</sub> | output current on pin PFCCOMP | V <sub>VOSENSE</sub> = 3.3 V | | 33 | 39 | 45 | μА | | | | V <sub>VOSENSE</sub> = 2.0 V | | -45 | -39 | -33 | μА | | $V_{clamp(PFCCOMP)}$ | clamp voltage on pin<br>PFCCOMP | Low power mode, PFC off, lower clamp voltage | [1] | 2.5 | 2.7 | 2.9 | V | | | | Upper clamp voltage | [1] | - | 3.9 | - | V | | V <sub>ton(PFCCOMP)zero</sub> | zero on-time voltage on pin<br>PFCCOMP | | | 3.4 | 3.5 | 3.6 | V | | V <sub>ton(PFCCOMP)max</sub> | maximum on-time voltage on pin PFCCOMP | 2 | | 1.20 | 1.25 | 1.30 | V | | Pulse width mod | ulator PFC | | | | | | | | t <sub>on(PFC)</sub> | PFC on-time | $V_{VINSENSE} = 3.3 \text{ V}, V_{PFCCOMP} = V_{ton(PFCCOMP)max}$ | | 3.6 | 4.5 | 5.0 | μS | | | | $V_{VINSENSE} = 0.9 \text{ V}, V_{PFCCOMP} = V_{ton(PFCCOMP)max}$ | | 30 | 40 | 53 | μS | | Output voltage s | ensing PFC (pin VOSENSE) | 60 | | | | | | | $V_{th(ol)(VOSENSE)}$ | open-loop threshold voltage on pin VOSENSE | 6 | | - | 1.15 | - | V | | V <sub>reg(VOSENSE)</sub> | regulation voltage on pin<br>VOSENSE | for $I_{O(PFCCOMP)} = 0$ | | 2.475 | 2.500 | 2.525 | V | | V <sub>ovp(VOSENSE)</sub> | overvoltage protection voltage on pin VOSENSE | | | 2.60 | 2.63 | 2.67 | V | | I <sub>bst(dual)</sub> | dual boost current | $V_{VINSENSE} < V_{bst(dual)} \mbox{ or } V_{VOSENSE} < 2.1 V$ | | - | -15 | - | μΑ | | | | $V_{VINSENSE} > V_{bst(dual)}$ | | - | -30 | - | nA | | Over current pro | tection PFC (pin PFCSENSE) | | | | | | | | V <sub>sense(PFC)max</sub> | maximum PFC sense voltage | $\Delta V/\Delta t = 50 \text{ mV/}\mu\text{s}$ | | 0.49 | 0.52 | 0.55 | V | | | | $\Delta V/\Delta t = 200 \text{ mV/}\mu\text{s}$ | | 0.52 | 0.55 | 0.57 | V | | t <sub>leb(PFC)</sub> | PFC leading edge blanking time | | | 250 | 310 | 370 | ns | | I <sub>prot(PFCSENSE)</sub> | protection current on pin PFCSENSE | | | -50 | - | -5 | nA | | Soft start PFC (pi | in PFCSENSE) | | | | | | | | I <sub>start(soft)PFC</sub> | PFC soft start current | | | -75 | -60 | -45 | μΑ | | V <sub>start(soft)PFC</sub> | PFC soft start voltage | enabling voltage | | 0.46 | 0.50 | 0.54 | V | | R <sub>start(soft)PFC</sub> | PFC soft start resistance | | | 12 | - | - | kΩ | | Oscillator PFC | | | | | | | | | f <sub>sw(PFC)max</sub> | maximum PFC switching frequency | | | 100 | 125 | 150 | kHz | | t <sub>off(PFC)min</sub> | minimum PFC off-time | | | 1.1 | 1.4 | 1.7 | μS | ## **Valley switching PFC (pin PFCAUX)** Table 5. Characteristics ...continued $T_{amb}$ = 25 °C; $V_{CC}$ = 20 V; all voltages are measured with respect to ground (pin 2); currents are positive when flowing into the IC; unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |------------------------------------------|-------------------------------------------------|------------------------------------------|-----|------------|------------------|------|------| | - | | Conditions | | IVIIII | тур | | | | $(\Delta V/\Delta t)_{\text{vrec(PFC)}}$ | PFC valley recognition voltage change with time | | | - | - | 1.7 | V/μs | | $t_{\text{vrec}(PFC)}$ | PFC valley recognition time | V <sub>PFCAUX</sub> = 1 V peak-peak | [3] | - | - | 300 | ns | | | | demagnetization to $\Delta V/\Delta t=0$ | [4] | - | - | 50 | ns | | t <sub>to(vrec)</sub> PFC | PFC valley recognition time-out time | | | 3 | 4 | 6 | μS | | Demagnetization | management PFC (pin PFCAU | X) | | | | | | | $V_{\text{th(comp)PFCAUX}}$ | comparator threshold voltage on pin PFCAUX | • | | -150 | -100 | -50 | mV | | t <sub>to(demag)</sub> PFC | PFC demagnetization time-out time | -0 | | 40 | 50 | 60 | μS | | I <sub>prot(PFCAUX)</sub> | protection current on pin PFCAUX | V <sub>PFCAUX</sub> = 50 mV | | <b>−75</b> | - | -5 | nA | | Driver (pin PFCD | RIVER) | | | | | | | | I <sub>src(PFCDRIVER)</sub> | source current on pin PFCDRIVER | V <sub>PFCDRIVER</sub> = 2 V | | - | -0.5 | - | Α | | I <sub>sink(PFCDRIVER)</sub> | sink current on pin | V <sub>PFCDRIVER</sub> = 2 V | | - | 0.7 | - | Α | | | PFCDRIVER | V <sub>PFCDRIVER</sub> = 10 V | | - | 1.2 | - | Α | | $V_{O(\text{PFCDRIVER})\text{max}}$ | maximum output voltage on pin PFCDRIVER | > | | - | 11 | 12 | V | | Over Voltage Pro | tection flyback (pin FBAUX) | | | | | | | | I <sub>ovp(FBAUX)</sub> | overvoltage protection current on pin FBAUX | | | 279 | 300 | 321 | μΑ | | N <sub>cy(ovp)</sub> | number of overvoltage protection cycles | | | 6 | 8 | 12 | | | Demagnetization | management flyback (pin FBA | UX) | | | | | | | $V_{th(comp)FBAUX} \\$ | comparator threshold voltage on pin FBAUX | | | 60 | 80 | 110 | mV | | I <sub>prot(FBAUX)</sub> | protection current on pin FBAUX | $V_{FBAUX} = 50 \text{ mV}$ | | -50 | - | -5 | nA | | $V_{clamp(FBAUX)}$ | clamp voltage on pin FBAUX | $I_{FBAUX} = -500 \mu A$ | | -1.0 | -0.8 | -0.6 | V | | | | $I_{FBAUX} = 500 \mu A$ | | 0.5 | 0.7 | 0.9 | V | | $t_{sup(xfmr\_ring)}$ | transformer ringing suppression time | | | 1.5 | 2 | 2.5 | μS | | Pulse width mod | ulator flyback | | | | | | | | t <sub>on(fb)min</sub> | minimum flyback on-time | | | - | t <sub>leb</sub> | - | ns | | t <sub>on(fb)max</sub> | maximum flyback on-time | | | 32 | 40 | 48 | μS | | Oscillator flybac | k | | | | | | | | f <sub>sw(fb)max</sub> | maximum flyback switching frequency | | | 100 | 125 | 150 | kHz | | V <sub>start(VCO)</sub> FBCTRL | VCO start voltage on pin FBCTRL | | | 1.3 | 1.5 | 1.7 | V | Table 5. Characteristics ...continued | the IC; unless othe Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------------------|-----------------------------------------------------|------------------------------------------------------------------|------------|------------|------------|--------| | V <sub>hys(FBCTRL)</sub> | hysteresis voltage on pin<br>FBCTRL | [5] | - | 60 | - | mV | | ∆V <sub>VCO(FBCTRL)</sub> | VCO voltage difference on pin FBCTRL | | - | -0.1 | - | V | | Peak current con | trol flyback (pin FBCTRL) | | | | | | | V <sub>FBCTRL</sub> | voltage on pin FBCTRL | for maximum flyback peak current | 1.85 | 2.0 | 2.15 | V | | V <sub>to(FBCTRL)</sub> | time-out voltage on pin FBCTRL | enable voltage | - | 2.5 | - | V | | | | trip voltage | 4.2 | 4.5 | 4.8 | V | | R <sub>int(FBCTRL)</sub> | internal resistance on pin<br>FBCTRL | | - | 3 | - | kΩ | | I <sub>O(FBCTRL)</sub> | output current on pin FBCTRL | V <sub>FBCTRL</sub> = 0 V | -1.4 | -1.19 | -0.93 | mA | | | | V <sub>FBCTRL</sub> = 2 V | -0.6 | -0.5 | -0.4 | mA | | I <sub>to(FBCTRL)</sub> | time-out current on pin FBCTRL | $V_{FBCTRL} = 2.6 V$ | -36 | -30 | -24 | μА | | | | V <sub>FBCTRL</sub> = 4.1 V | -34.5 | -28.5 | -22.5 | μА | | Valley switching | flyback (pin HV) | 60 | | | | | | $(\Delta V/\Delta t)_{\text{vrec(fb)}}$ | flyback valley recognition voltage change with time | | <b>-75</b> | - | +75 | V/μs | | t <sub>d(vrec-swon)</sub> | valley recognition to switch-on delay time | [2] | - | 150 | - | ns | | Soft start flyback | (pin FBSENSE) | | | | | | | I <sub>start(soft)fb</sub> | flyback soft start current | | <b>-75</b> | -60 | <b>-45</b> | μА | | V <sub>start(soft)fb</sub> | flyback soft start voltage | enable voltage | 0.43 | 0.49 | 0.54 | V | | R <sub>start(soft)fb</sub> | flyback soft start resistance | | 12 | - | - | kΩ | | Overcurrent prot | ection flyback (pin FBSENSE) | | | | | | | $V_{\text{sense(fb)max}}$ | maximum flyback sense | $\Delta V/\Delta t = 50 \text{ mV/}\mu\text{s}$ | 0.49 | 0.52 | 0.55 | V | | | voltage | $\Delta V/\Delta t = 200~mV/\mu s$ | 0.52 | 0.55 | 0.58 | V | | t <sub>leb(fb)</sub> | flyback leading edge blanking time | | 255 | 305 | 355 | ns | | I <sub>start(OPP)</sub> FBAUX | OPP start current on pin FBAUX | | - | -100 | - | μА | | I <sub>opp(red)(FBAUX)</sub> | reduced over-power protection current on pin FBAUX | $V_{\text{sense(fb)max}}$ has reduced to 0.37 $V$ | - | -360 | - | μА | | Driver (pin FBDR | IVER) | | | | | | | | source current on pin | V <sub>FBDRIVER</sub> = 2 V | - | -0.5 | - | Α | | I <sub>src(FBDRIVER)</sub> | FBDRIVER | | | | | | | I <sub>src(FBDRIVER)</sub> | FBDRIVER sink current on pin FBDRIVER | V <sub>FBDRIVER</sub> = 2 V | - | 0.7 | - | Α | | I <sub>src</sub> (FBDRIVER) | | $\frac{V_{FBDRIVER} = 2 \text{ V}}{V_{FBDRIVER} = 10 \text{ V}}$ | - | 0.7<br>1.2 | - | A<br>A | Table 5. Characteristics ...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|-----------------------------------------------|---------------------------------------------------|------|------|------------|------| | $V_{\text{prot(LATCH)}}$ | protection voltage on pin<br>LATCH | | 1.23 | 1.25 | 1.27 | V OP | | I <sub>O(LATCH)</sub> | output current on pin LATCH | $V_{prot(LATCH)} < V_{LATCH} < V_{oc(LATCH)}$ | -85 | -80 | <b>-75</b> | μΑ | | V <sub>en(LATCH)</sub> | enable voltage on pin LATCH | at start-up | 1.30 | 1.35 | 1.40 | V | | V <sub>hys(LATCH)</sub> | hysteresis voltage on pin<br>LATCH | V <sub>en(LATCH)</sub> - V <sub>prot(LATCH)</sub> | 80 | 100 | 140 | mV | | V <sub>oc(LATCH)</sub> | open-circuit voltage on pin<br>LATCH | | 2.65 | 2.9 | 3.15 | V | | Temperature p | rotection | | | | | | | $T_{pl(IC)}$ | IC protection level temperature | | 130 | 140 | 150 | °C | | $T_{pl(IC)hys}$ | hysteresis of IC protection level temperature | . 0. | - | 10 | - | °C | <sup>[1]</sup> For a typical application with a compensation network on pin PFCCOMP, like the example in Figure 3. continued >> Guaranteed by design. Minimum required voltage change time for valley recognition on pin PFCAUX. Minimum time required between demagnetization detection and $\Delta V/\Delta t = 0$ on pin PFCAUX Hysteresis for PFC on/off control # 11. Application information A power supply with the TEA1751(L)T consists of a power factor correction circuit followed by a flyback converter. See Figure 16. Capacitor C<sub>VCC</sub> buffers the IC supply voltage, which is powered via the high voltage rectified mains during start-up and via the auxiliary winding of the flyback converter during operation. Sense resistors R<sub>SENSE1</sub> and R<sub>SENSE2</sub> convert the current through the MOSFETs S1 and S2 into a voltage at pins PFCSENSE and FBSENSE. The values of R<sub>SENSE1</sub> and R<sub>SENSE2</sub> define the maximum primary peak current in MOSFETS S1 and S2. In the example given, the LATCH pin is connected to a Negative Temperature Coefficient (NTC) resistor. When the resistance drops below $\frac{V_{prot(LATCH)}}{I_{O(LATCH)}} = 15.6 \text{ k}\Omega$ (typ), the protection is activated. A capacitor C<sub>TIMEOUT</sub> is connected to the FBCTRL pin. For a 120 nF capacitor, typically after 10 ms the time-out protection is activated. R<sub>LOOP</sub> is added so that the time-out capacitor does not interfere with the normal regulation loop. R<sub>S1</sub> and R<sub>S2</sub> are added to prevent the soft-start capacitors from being charged during normal operation due to negative voltage spikes across the sense resistors. Resistor R<sub>AUX1</sub> is added to protect the IC from damage during lightning events. # 12. Package outline ## SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109- #### Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. 0.014 0.0075 0.38 0.15 | OUTLINE | | REFERENCES | | | EUROPEAN ISSUE DA | | | |----------|--------|------------|-------|--|-------------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT109-1 | 076E07 | MS-012 | | | | <del>99-12-27</del><br>03-02-19 | | 0.228 0.016 0.020 0.012 Fig 18. Package outline SOT109-1 (SO16) 0.004 0.049 TEA1751(L)T\_1 © NXP B.V. 2008. All rights reserved. # 13. Revision history #### Table 6. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |---------------|--------------|--------------------|---------------|------------| | TEA1751(L)T_1 | <tdb></tdb> | Product data sheet | - | <u>-</u> | # 14. Legal information #### 14.1 Data sheet status | NXP Semiconduc | tors | TEA1751(L)T | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | | | GreenChip III SMPS control IC | | 14. Legal inform | mation | TAND PART OR | | 14.1 Data sheet | status | DRAKT DRAKT D | | Document status[1][2] | Product status[3] | Definition | | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com #### 14.2 **Definitions** Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 14.3 **Disclaimers** General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. # 14.4 Licenses #### Purchase of NXP <xxx> components <License statement text> #### 14.5 Patents Notice is herewith given that the subject device uses one or more of the following patents and that each of these patents may have corresponding patents in other jurisdictions. <Patent ID> — owned by <Company name> #### 14.6 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners <Name> — is a trademark of NXP B.V. ## 15. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: salesaddresses@nxp.com # 16. Contents | 1 | General description | 1 | |----------------|--------------------------------------------|----------| | 2 | Features | 1 | | 2.1 | Distinctive features | | | 2.2 | Green features | 1 | | 2.3 | PFC green features | 1 | | 2.4 | Flyback green features | | | 2.5 | Protection features | 2 | | 3 | Applications | 2 | | 4 | Ordering information | 2 | | 5 | Block diagram | 3 | | 6 | Pinning information | 4 | | 6.1 | Pinning | 4 | | 6.2 | Pin description | 4 | | 7 | Functional description | 5 | | 7.1 | General control | | | 7.1.1 | Start-up and undervoltage lock-out | | | 7.1.2 | Supply management | | | 7.1.3 | Latch input | | | 7.1.4 | Fast latch reset | | | 7.1.5 | Over Temperature Protection (OTP) | | | 7.2 | Power factor correction circuit | _ 4 | | 7.2.1<br>7.2.2 | t <sub>on</sub> control | | | 1.2.2 | pin) | | | 7.2.3 | Frequency limitation | | | 7.2.4 | Mains voltage compensation (VINSENSE pin). | | | 7.2.5 | Soft start-up (pin PFCSENSE) | | | 7.2.6 | | | | 7.2.7 | | 10 | | 7.2.8 | | 10 | | 7.2.9 | Mains undervoltage lock-out / brown-out | | | | protection (VINSENSE pin) | 11 | | 7.2.10 | Overvoltage protection (VOSENSE pin) | 11 | | 7.2.11 | PFC open loop protection (VOSENSE pin) | 11 | | 7.2.12<br>7.3 | Driver (pin PFCDRIVER) | 11<br>11 | | 7.3<br>7.3.1 | Flyback controller | 11 | | 7.3.1<br>7.3.2 | | 13 | | 7.3.3 | , , , | 14 | | 7.3.4 | · · · · · · · · · · · · · · · · · · · | 15 | | 7.3.5 | - · · · · · · · · · · · · · · · · · · · | 15 | | 7.3.6 | · · · · · · · · · · · · · · · · · · · | 17 | | 7.3.7 | | 17 | | 7.3.8 | | 17 | | 7.3.9 | • • • • • • • | 18 | | 7.3.10 | Over Power Protection | 18 | | 7.3.11 | Driver (pin FBDRIVER) | 19 | | TEA1751(L) | Top. | | | |-------------------------------|-------------------------|--|--| | GreenChip III SMPS control IC | | | | | ORAN, ORAN, OR | ORAL OR | | | | <u> </u> | <del>'/&gt;</del> _ '/> | | | | Limiting values | 20 | | | | Thermal characteristics | 20 | | | | Characteristics | 21 | | | | Application information | 26 | | | | Package outline | 27 | | | | Revision history | 28 | | | | - | 29 | | | | Legal information | | | | | Data sheet status | 29 | | | | Definitions | 29 | | | | Disclaimers | 29 | | | | Licenses | 29 | | | | Patents | 29 | | | | Trademarks | 29 | | | | Contact information | 29 | | | | Contents | 30 | | | 8 9 10 11 12 13 14 14.1 14.2 14.3 14.4 14.5 14.6 15 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.