# 1. Pin Configurations Figure 1-1. Pinout ATmega48A/PA/88A/PA/168A/PA/328/P Table 1-1. 32UFBGA - Pinout ATmega48A/48PA/88A/88PA/168A/168PA | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----|-----|-----|-----|------|------| | Α | PD2 | PD1 | PC6 | PC4 | PC2 | PC1 | | В | PD3 | PD4 | PD0 | PC5 | PC3 | PC0 | | С | GND | GND | | | ADC7 | GND | | D | VDD | VDD | | | AREF | ADC6 | | E | PB6 | PD6 | PB0 | PB2 | AVDD | PB5 | | F | PB7 | PD5 | PD7 | PB1 | PB3 | PB4 | ## 18.11 Register Description ## 18.11.1 TCCR2A - Timer/Counter Control Register A | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|--------|--------|--------|--------|---|---|-------|-------|--------| | (0xB0) | COM2A1 | COM2A0 | COM2B1 | COM2B0 | - | - | WGM21 | WGM20 | TCCR2A | | Read/Write | R/W | R/W | R/W | R/W | R | R | R/W | R/W | • | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bits 7:6 - COM2A1:0: Compare Match Output A Mode These bits control the Output Compare pin (OC2A) behavior. If one or both of the COM2A1:0 bits are set, the OC2A output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC2A pin must be set in order to enable the output driver. When OC2A is connected to the pin, the function of the COM2A1:0 bits depends on the WGM22:0 bit setting. Table 18-2 shows the COM2A1:0 bit functionality when the WGM22:0 bits are set to a normal or CTC mode (non-PWM). Table 18-2. Compare Output Mode, non-PWM Mode | COM2A1 | COM2A0 | Description | | | | |--------|--------|-------------------------------------------|--|--|--| | 0 | 0 | Normal port operation, OC0A disconnected. | | | | | 0 | 1 | Toggle OC2A on Compare Match | | | | | 1 | 0 | Clear OC2A on Compare Match | | | | | 1 | 1 | Set OC2A on Compare Match | | | | Table 18-3 shows the COM2A1:0 bit functionality when the WGM21:0 bits are set to fast PWM mode. **Table 18-3.** Compare Output Mode, Fast PWM Mode<sup>(1)</sup> | COM2A1 | COM2A0 | Description | | | | |--------|--------|--------------------------------------------------------------------------------------------------|--|--|--| | 0 | 0 | Normal port operation, OC2A disconnected. | | | | | 0 | 1 | WGM22 = 0: Normal Port Operation, OC0A Disconnected.<br>WGM22 = 1: Toggle OC2A on Compare Match. | | | | | 1 | 0 | Clear OC2A on Compare Match, set OC2A at BOTTOM, (non-inverting mode). | | | | | 1 | 1 | Set OC2A on Compare Match, clear OC2A at BOTTOM, (inverting mode). | | | | Note: 1. A special case occurs when OCR2A equals TOP and COM2A1 is set. In this case, the Compare Match is ignored, but the set or clear is done at BOTTOM. See "Fast PWM Mode" on page 148 for more details. Table 18-4 shows the COM2A1:0 bit functionality when the WGM22:0 bits are set to phase correct PWM mode. **Table 18-4.** Compare Output Mode, Phase Correct PWM Mode<sup>(1)</sup> | COM2A1 | COM2A0 | Description | | |--------|--------|-------------------------------------------|--| | 0 | 0 | Normal port operation, OC2A disconnected. | | Table 18-4. Compare Output Mode, Phase Correct PWM Mode<sup>(1)</sup> | COM2A1 | COM2A0 | Description | |--------|--------|--------------------------------------------------------------------------------------------------| | 0 | 1 | WGM22 = 0: Normal Port Operation, OC2A Disconnected.<br>WGM22 = 1: Toggle OC2A on Compare Match. | | 1 | 0 | Clear OC2A on Compare Match when up-counting. Set OC2A on Compare Match when down-counting. | | 1 | 1 | Set OC2A on Compare Match when up-counting. Clear OC2A on Compare Match when down-counting. | Note: 1. A special case occurs when OCR2A equals TOP and COM2A1 is set. In this case, the Compare Match is ignored, but the set or clear is done at TOP. See "Phase Correct PWM Mode" on page 149 for more details. #### Bits 5:4 – COM2B1:0: Compare Match Output B Mode These bits control the Output Compare pin (OC2B) behavior. If one or both of the COM2B1:0 bits are set, the OC2B output overrides the normal port functionality of the I/O pin it is connected to. However, note that the Data Direction Register (DDR) bit corresponding to the OC2B pin must be set in order to enable the output driver. When OC2B is connected to the pin, the function of the COM2B1:0 bits depends on the WGM22:0 bit setting. Table 18-5 shows the COM2B1:0 bit functionality when the WGM22:0 bits are set to a normal or CTC mode (non-PWM). Table 18-5. Compare Output Mode, non-PWM Mode | COM2B1 | COM2B0 | Description | | | | |--------|--------|-------------------------------------------|--|--|--| | 0 | 0 | Normal port operation, OC2B disconnected. | | | | | 0 | 1 | Toggle OC2B on Compare Match | | | | | 1 | 0 | Clear OC2B on Compare Match | | | | | 1 | 1 | Set OC2B on Compare Match | | | | Table 18-6 shows the COM2B1:0 bit functionality when the WGM22:0 bits are set to fast PWM mode. **Table 18-6.** Compare Output Mode, Fast PWM Mode<sup>(1)</sup> | COM2B1 | COM2B0 | Description | | | | |--------|--------|------------------------------------------------------------------------|--|--|--| | 0 | 0 | Normal port operation, OC2B disconnected. | | | | | 0 | 1 | Reserved | | | | | 1 | 0 | Clear OC2B on Compare Match, set OC2B at BOTTOM, (non-inverting mode). | | | | | 1 | 1 | Set OC2B on Compare Match, clear OC2B at BOTTOM, (inverting mode). | | | | Note: 1. A special case occurs when OCR2B equals TOP and COM2B1 is set. In this case, the Compare Match is ignored, but the set or clear is done at BOTTOM. See "Phase Correct PWM Mode" on page 149 for more details. Table 18-7 shows the COM2B1:0 bit functionality when the WGM22:0 bits are set to phase correct PWM mode. **Table 18-7.** Compare Output Mode, Phase Correct PWM Mode<sup>(1)</sup> | COM2B1 | COM2B0 | Description | | |--------|--------|---------------------------------------------------------------------------------------------|--| | 0 | 0 | Normal port operation, OC2B disconnected. | | | 0 | 1 | Reserved | | | 1 | 0 | Clear OC2B on Compare Match when up-counting. Set OC2B on Compare Match when down-counting. | | | 1 | 1 | Set OC2B on Compare Match when up-counting. Clear OC2B on Compare Match when down-counting. | | Note: 1. A special case occurs when OCR2B equals TOP and COM2B1 is set. In this case, the Compare Match is ignored, but the set or clear is done at TOP. See "Phase Correct PWM Mode" on page 149 for more details. #### • Bits 3:2 - Reserved These bits are reserved in the ATmega48A/PA/88A/PA/168A/PA/328/P and will always read as zero. #### • Bits 1:0 - WGM21:0: Waveform Generation Mode Combined with the WGM22 bit found in the TCCR2B Register, these bits control the counting sequence of the counter, the source for maximum (TOP) counter value, and what type of waveform generation to be used, see Table 18-8. Modes of operation supported by the Timer/Counter unit are: Normal mode (counter), Clear Timer on Compare Match (CTC) mode, and two types of Pulse Width Modulation (PWM) modes (see "Modes of Operation" on page 147). **Table 18-8.** Waveform Generation Mode Bit Description | Mode | WGM22 | WGM21 | WGM20 | Timer/Counter<br>Mode of<br>Operation | ТОР | Update of OCRx at | TOV Flag<br>Set on <sup>(1)(2)</sup> | |------|-------|-------|-------|---------------------------------------|------|-------------------|--------------------------------------| | 0 | 0 | 0 | 0 | Normal | 0xFF | Immediate | MAX | | 1 | 0 | 0 | 1 | PWM, Phase<br>Correct | 0xFF | TOP | воттом | | 2 | 0 | 1 | 0 | СТС | OCRA | Immediate | MAX | | 3 | 0 | 1 | 1 | Fast PWM | 0xFF | воттом | MAX | | 4 | 1 | 0 | 0 | Reserved | _ | - | - | | 5 | 1 | 0 | 1 | PWM, Phase<br>Correct | OCRA | TOP | воттом | | 6 | 1 | 1 | 0 | Reserved | _ | - | - | | 7 | 1 | 1 | 1 | Fast PWM | OCRA | воттом | TOP | Notes: 1. MAX= 0xFF 2. BOTTOM= 0x00 #### 18.11.2 TCCR2B - Timer/Counter Control Register B | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|-------|-------|---|---|-------|------|------|------|--------| | (0xB1) | FOC2A | FOC2B | - | - | WGM22 | CS22 | CS21 | CS20 | TCCR2B | | Read/Write | W | W | R | R | R/W | R/W | R/W | R/W | • | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ## • Bit 7 - FOC2A: Force Output Compare A The FOC2A bit is only active when the WGM bits specify a non-PWM mode. However, for ensuring compatibility with future devices, this bit must be set to zero when TCCR2B is written when operating in PWM mode. When writing a logical one to the FOC2A bit, an immediate Compare Match is forced on the Waveform Generation unit. The OC2A output is changed according to its COM2A1:0 bits setting. Note that the FOC2A bit is implemented as a strobe. Therefore it is the value present in the COM2A1:0 bits that determines the effect of the forced compare. A FOC2A strobe will not generate any interrupt, nor will it clear the timer in CTC mode using OCR2A as TOP. The FOC2A bit is always read as zero. #### • Bit 6 - FOC2B: Force Output Compare B The FOC2B bit is only active when the WGM bits specify a non-PWM mode. However, for ensuring compatibility with future devices, this bit must be set to zero when TCCR2B is written when operating in PWM mode. When writing a logical one to the FOC2B bit, an immediate Compare Match is forced on the Waveform Generation unit. The OC2B output is changed according to its COM2B1:0 bits setting. Note that the FOC2B bit is implemented as a strobe. Therefore it is the value present in the COM2B1:0 bits that determines the effect of the forced compare. A FOC2B strobe will not generate any interrupt, nor will it clear the timer in CTC mode using OCR2B as TOP. The FOC2B bit is always read as zero. #### • Bits 5:4 - Reserved These bits are reserved bits in the ATmega48A/PA/88A/PA/168A/PA/328/P and will always read as zero. ## • Bit 3 - WGM22: Waveform Generation Mode See the description in the "TCCR2A - Timer/Counter Control Register A" on page 155. #### • Bit 2:0 - CS22:0: Clock Select The three Clock Select bits select the clock source to be used by the Timer/Counter, see Table 18-9 on page 158. Table 18-9. Clock Select Bit Description | CS22 | CS21 | CS20 | Description | |------|------|------|------------------------------------------| | 0 | 0 | 0 | No clock source (Timer/Counter stopped). | | 0 | 0 | 1 | clk <sub>T2S</sub> /(No prescaling) | | 0 | 1 | 0 | clk <sub>T2S</sub> /8 (From prescaler) | | 0 | 1 | 1 | clk <sub>T2S</sub> /32 (From prescaler) | | 1 | 0 | 0 | clk <sub>T2S</sub> /64 (From prescaler) | Table 18-9. Clock Select Bit Description | CS22 | CS21 | CS20 | Description | | | | | |------|------|------|-------------------------------------------|--|--|--|--| | 1 | 0 | 1 | clk <sub>T2S</sub> /128 (From prescaler) | | | | | | 1 | 1 | 0 | clk <sub>T2S</sub> /256 (From prescaler) | | | | | | 1 | 1 | 1 | clk <sub>T2S</sub> /1024 (From prescaler) | | | | | If external pin modes are used for the Timer/Counter0, transitions on the T0 pin will clock the counter even if the pin is configured as an output. This feature allows software control of the counting. #### 18.11.3 TCNT2 – Timer/Counter Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|------------|-----|-----|-----|-----|-----|-----|-----|---| | (0xB2) | TCNT2[7:0] | | | | | | | | | | Read/Write | R/W • | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | The Timer/Counter Register gives direct access, both for read and write operations, to the Timer/Counter unit 8-bit counter. Writing to the TCNT2 Register blocks (removes) the Compare Match on the following timer clock. Modifying the counter (TCNT2) while the counter is running, introduces a risk of missing a Compare Match between TCNT2 and the OCR2x Registers. ### 18.11.4 OCR2A - Output Compare Register A The Output Compare Register A contains an 8-bit value that is continuously compared with the counter value (TCNT2). A match can be used to generate an Output Compare interrupt, or to generate a waveform output on the OC2A pin. #### 18.11.5 OCR2B - Output Compare Register B | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|------------|-----|-----|-----|-----|-----|-----|-----|---| | (0xB4) | OCR2B[7:0] | | | | | | | | | | Read/Write | R/W • | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | The Output Compare Register B contains an 8-bit value that is continuously compared with the counter value (TCNT2). A match can be used to generate an Output Compare interrupt, or to generate a waveform output on the OC2B pin. #### 18.11.6 TIMSK2 – Timer/Counter2 Interrupt Mask Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|---|---|---|---|--------|--------|-------|--------| | (0x70) | - | - | - | 1 | - | OCIE2B | OCIE2A | TOIE2 | TIMSK2 | | Read/Write | R | R | R | R | R | R/W | R/W | R/W | • | | Initial Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # • Bit 2 – OCIE2B: Timer/Counter2 Output Compare Match B Interrupt Enable When the OCIE2B bit is written to one and the I-bit in the Status Register is set (one), the Timer/Counter2 Compare Match B interrupt is enabled. The corresponding interrupt is executed if a compare match in Timer/Counter2 occurs, i.e., when the OCF2B bit is set in the Timer/Counter 2 Interrupt Flag Register – TIFR2.