



#### 4:1 HIGH-SPEED MULTIPLEXER

#### **FEATURES**

- 500-MHz Small-Signal Bandwidth
- 500-MHz, 2-V<sub>PP</sub> Bandwidth
- 0.1-dB Gain Flatness to 120 MHz
- 10-ns Channel-Switching Time
- Low Switching Glitch: 40 mV<sub>PP</sub>
- 2300-V/μs Slew Rate
- 0.035%/0.005° Differential Gain, Phase
- Quiescent Current = 10.6 mA
- 1.1-mA Quiescent Current in Shutdown Mode
- 88-dB Off Isolation in Disable or Shutdown (10 MHz)

#### **APPLICATIONS**

- Video Router
- LCD and Plasma Display
- High Speed PGA
- Drop-In Upgrade to AD8174

# SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (-55°C/125°C), Temperature Range<sup>(1)</sup>
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability
- (1) Additional temperature ranges available contact factory

#### **DESCRIPTION**

The OPA4872 offers a very wideband 4:1 multiplexer in an SO-14 package. Using only 10.6 mA, the OPA4872 provides a user-settable output amplifier gain with greater than 500-MHz large-signal bandwidth (2  $V_{PP}$ ). The switching glitch is improved over earlier solutions using a new (patented) input stage switching approach. This technique uses current steering as the input switch while maintaining an overall closed-loop design. The OPA4872 exhibits an off isolation of 88dB in either Disable or Shutdown mode. With greater than 500-MHz small-signal bandwidth at a gain of 2, the OPA4872 gives a typical 0.1-dB gain flatness to greater than 120 MHz.

System power may be optimized using the chip-enable feature for the OPA4872. Taking the chip enable (\$\overline{EN}\$) line high powers down the OPA4872 to less than 3.4 mA total supply current. Further power reduction to 1.1mA quiescent current can be achieved by bringing the shutdown (SD) line high. Muxing multiple OPA4872s outputs together, then using the chip enable to select which channels are active, increases the number of possible inputs.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.









This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PACKAGE-LEAD | PACKAGE<br>DESIGNATOR <sup>(2)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|--------------|--------------------------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| SO-14        | D                                    | –55°C to 125°C                    | OPA4872M           | OPA4872MDREP       | Tape and Reel, 2500          |

- (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.

#### ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range, unless otherwise noted.

|                |                                                      | OPA4872         | UNIT           |
|----------------|------------------------------------------------------|-----------------|----------------|
| Power supply   |                                                      | ±6.5            | V              |
| Internal power | r dissipation                                        | See Thermal C   | haracteristics |
| Input voltage  | range                                                | ±V <sub>S</sub> | V              |
| Storage tempe  | erature range                                        | -65 to +125     | °C             |
| Lead tempera   | ture (soldering, 10s)                                | +260            | °C             |
| Junction temp  | erature (T <sub>J</sub> )                            | +150            | °C             |
| Junction temp  | erature: continuous operation, long-term reliability | +140            | °C             |
|                | Human body model (HBM)                               | 1500            | V              |
| ESD rating     | Charged device model (CDM)                           | 1000            | V              |
|                | Machine model (MM)                                   | 200             | V              |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### **PIN CONFIGURATION**

SO-14 Top View



Copyright © 2008, Texas Instruments Incorporated

### ELECTRICAL CHARACTERISTICS: $V_s = \pm 5 \text{ V}$

At  $T_A$  = +25°C, G = +2 V/V,  $R_F$  = 523  $\Omega$ , and  $R_L$  = 150  $\Omega$ , unless otherwise noted.

|                                             |                                                                                    | TYP   |                      | X OVER<br>RATURE                  |                    |             |                              |  |
|---------------------------------------------|------------------------------------------------------------------------------------|-------|----------------------|-----------------------------------|--------------------|-------------|------------------------------|--|
| PARAMETER                                   | CONDITIONS                                                                         | +25°C | +25°C <sup>(2)</sup> | -55°C to<br>+125°C <sup>(3)</sup> | UNITS              | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |  |
| AC PERFORMANCE                              |                                                                                    |       |                      |                                   |                    |             |                              |  |
| Small-signal bandwidth                      | $V_{O} = 500 \text{ mV}_{PP}, R_{L} = 150 \Omega$                                  | 500   |                      |                                   | MHz                | min         | В                            |  |
| Bandwidth for 0.1 dB flatness               | $V_{O} = 500 \text{ mV}_{PP}, R_{L} = 150 \Omega$                                  | 120   |                      |                                   | MHz                | typ         | С                            |  |
| Large-signal bandwidth                      | $V_{O} = 2 V_{PP}, R_{L} = 150 \Omega$                                             | 500   |                      |                                   | MHz                | min         | В                            |  |
| Slew rate                                   | 4 V step                                                                           | 2300  |                      |                                   | V/µs               | min         | В                            |  |
| Rise time and fall time                     | 4 V step                                                                           | 1.25  |                      |                                   | ns                 | max         | В                            |  |
| Settling time to 0.05%                      | 2 V step                                                                           | 15    |                      |                                   | ns                 | typ         | С                            |  |
| to 0.1%                                     | 2 V step                                                                           | 14    |                      |                                   | ns                 | max         | В                            |  |
| Channel switching time                      |                                                                                    | 10    |                      |                                   | ns                 | max         | В                            |  |
| Harmonic distortion                         | $G = +2 \text{ V/V}, f = 10 \text{ MHz}, V_0 = 2 \text{ V}_{PP}$                   |       |                      |                                   |                    |             |                              |  |
| 2nd-harmonic                                | $R_L = 150 \Omega$                                                                 | -60   |                      |                                   | dBc                | max         | В                            |  |
| 3rd-harmonic                                | $R_L = 150 \Omega$                                                                 | -78   |                      |                                   | dBc                | max         | В                            |  |
| Input voltage noise                         | f > 100 kHz                                                                        | 4.5   |                      |                                   | nV/√ <del>Hz</del> | max         | В                            |  |
| Noninverting input current noise            | f > 100 kHz                                                                        | 4.0   |                      |                                   | pA/√ <del>Hz</del> | max         | В                            |  |
| Inverting input current noise               | f > 100 kHz                                                                        | 19    |                      |                                   | pA/√ <del>Hz</del> | max         | В                            |  |
| Differential gain                           | $G = +2 \text{ V/V}, \text{ PAL}, \text{ V}_{\text{O}} = 1.4 \text{ V}_{\text{P}}$ | 0.035 |                      |                                   | %                  | typ         | С                            |  |
| Differential phase                          | $G = +2 \text{ V/V}, \text{ PAL}, \text{ V}_{\text{O}} = 1.4 \text{ V}_{\text{P}}$ | 0.005 |                      |                                   | 0                  | typ         | С                            |  |
| All hostile crosstalk, input-referred       | Three channels driven at 5 MHz, 1 V <sub>PP</sub>                                  | -80   |                      |                                   | dB                 | typ         | С                            |  |
|                                             | Three channels driven at 30 MHz, 1 V <sub>PP</sub>                                 | -66   |                      |                                   | dB                 | typ         | С                            |  |
| DC PERFORMANCE                              |                                                                                    |       |                      |                                   |                    |             |                              |  |
| Open-loop transimpedance (Z <sub>OL</sub> ) | $V_{O} = 0 \text{ V}, R_{L} = 100 \Omega$                                          | 103   | 92                   | 60                                | kΩ                 | min         | Α                            |  |
| Input offset voltage                        | V <sub>CM</sub> = 0 V                                                              | ±1    | ±5                   | ±10.5                             | mV                 | max         | Α                            |  |
| Average Input offset voltage drift          | V <sub>CM</sub> = 0 V                                                              |       |                      | ±30                               | μV/°C              | max         | В                            |  |
| Input offset voltage matching               | V <sub>CM</sub> = 0 V                                                              | ±1    | ±5                   | ±10.5                             | mV                 | max         | Α                            |  |
| Noninverting input bias current             | V <sub>CM</sub> = 0 V                                                              | ±4    | ±14                  | ±20                               | μА                 | max         | Α                            |  |
| Average noninverting input bias current     | V <sub>CM</sub> = 0 V                                                              |       |                      | ±48                               | nA/°C              | max         | В                            |  |
| Inverting bias current                      | V <sub>CM</sub> = 0 V                                                              | ±4    | ±18                  | ±35                               | μА                 | max         | Α                            |  |
| Average inverting input bias current        | V <sub>CM</sub> = 0 V                                                              |       |                      | ±125                              | nA/°C              | max         | В                            |  |
| INPUT                                       |                                                                                    |       |                      |                                   |                    |             |                              |  |
| Common-mode input range (CMIR)              | Each noninverting input                                                            | ±2.7  | ±2.55                | ±2.4                              | V                  | min         | Α                            |  |
| Common-mode rejection ratio (CMRR)          | V <sub>CM</sub> = 0 V, input-referred, noninverting input                          | 56    | 50                   | 43                                | dB                 | min         | Α                            |  |
| Input resistance                            |                                                                                    |       |                      |                                   |                    |             |                              |  |
| Noninverting                                | Channel enabled                                                                    | 2.5   |                      |                                   | ΜΩ                 | typ         | С                            |  |
| Inverting                                   | open loop                                                                          | 70    |                      |                                   | Ω                  | typ         | С                            |  |
| Input capacitance                           |                                                                                    |       |                      |                                   |                    |             |                              |  |
| Noninverting                                | Channel selected                                                                   | 0.9   |                      |                                   | pF                 | typ         | С                            |  |
|                                             | Channel deselected                                                                 | 0.9   |                      |                                   | pF                 | typ         | С                            |  |
|                                             | Chip disabled                                                                      | 0.9   |                      |                                   | pF                 | typ         | С                            |  |
| ОИТРИТ                                      |                                                                                    |       |                      |                                   |                    |             |                              |  |
| Output voltage swing                        | $R_L \ge 1 k\Omega$                                                                | ±4    | ±3.9                 | ±3.55                             | V                  | min         | Α                            |  |
|                                             | $R_L = 150 \Omega$                                                                 | ±3.7  | ±3.55                | ±3.35                             | V                  | min         | Α                            |  |
| Output current                              | V <sub>O</sub> = 0 V                                                               | ±75   | ±48                  | ±38                               | mA                 | min         | Α                            |  |
| Short-circuit output current                | Output shorted to ground                                                           | ±100  |                      |                                   | mA                 | typ         | С                            |  |
| Closed-Loop output impedance                | G = +2 V/V, f ≤ 100 kHz                                                            | 0.03  |                      |                                   | Ω                  | typ         | С                            |  |

<sup>(1)</sup> Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

<sup>(2)</sup> Junction temperature = ambient for +25°C tested specifications.

<sup>(3)</sup> Junction temperature = ambient at low temperature limit; junction temperature = ambient +9°C at high temperature limit for over temperature specifications.



# ELECTRICAL CHARACTERISTICS: V<sub>S</sub> = $\pm 5$ V (continued) At T<sub>A</sub> = $+25^{\circ}$ C, G = +2 V/V, R<sub>F</sub> = 523 $\Omega$ , and R<sub>L</sub> = 150 $\Omega$ , unless otherwise noted.

|                                          |         |                                                            | TYP         |                      | X OVER<br>RATURE                  |       |             |                              |
|------------------------------------------|---------|------------------------------------------------------------|-------------|----------------------|-----------------------------------|-------|-------------|------------------------------|
| PARAMETER                                |         | CONDITIONS                                                 | +25°C       | +25°C <sup>(2)</sup> | −55°C to<br>+125°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| ENABLE (EN)                              |         |                                                            |             |                      |                                   |       |             |                              |
| Power-down supply current                |         | $V_{\overline{EN}} = 0 V$                                  | 3.4         | 3.6                  | 4.3                               | mA    | max         | Α                            |
| Disable time                             |         | $V_{IN} = \pm 0.25 V_{DC}$                                 | 25          |                      |                                   | ns    | typ         | С                            |
| Enable time                              |         | $V_{IN} = \pm 0.25 V_{DC}$                                 | 6           |                      |                                   | ns    | typ         | С                            |
| Off isolation                            |         | G = +2  V/V, f = 10  MHz                                   | 88          |                      |                                   | dB    | typ         | С                            |
| Output resistance in disable             |         |                                                            | 14          |                      |                                   | ΜΩ    | typ         | С                            |
| Output capacitance in disable            |         |                                                            | 2.5         |                      |                                   | pF    | typ         | С                            |
| DIGITAL INPUTS                           |         |                                                            |             |                      |                                   |       |             |                              |
| Maximum logic 0                          |         | A0, A1, EN, SD                                             |             | 0.8                  | 0.8                               | V     | max         | В                            |
| Minimum logic 1                          |         | A0, A1, EN, SD                                             |             | 2.0                  | 2.0                               | V     | min         | В                            |
| Logic input current                      |         | A0 , A1, $\overline{\text{EN}}$ , SD, input = 0V each line | 32          | 40                   | 55                                | μΑ    | max         | Α                            |
| Output switching glitch                  |         | Channel selection, at matched load                         | ±20         |                      |                                   | mV    | typ         | С                            |
|                                          |         | Channel disable, at matched load                           | ±40         |                      |                                   | mV    | typ         | С                            |
|                                          |         | Shutdown, at matched load                                  | ±40         |                      |                                   | mV    | typ         | С                            |
| SHUTDOWN                                 |         |                                                            |             |                      |                                   |       |             |                              |
| Shutdown supply current                  |         | $V_{SD} = 0 V$                                             | 1.1         | 1.3                  | 2.0                               | mA    | max         | Α                            |
| Shutdown time                            |         | $V_{IN} = \pm 0.25 V_{DC}$                                 | 75          |                      |                                   | ns    | typ         | С                            |
| Enable time                              |         | $V_{IN} = \pm 0.25 V_{DC}$                                 | 15          |                      |                                   | ns    | typ         | С                            |
| Off isolation                            |         | G = +2  V/V, f = 10  MHz                                   | 88          |                      |                                   | dB    | typ         | С                            |
| Output resistance in shutdown            |         |                                                            | 14          |                      |                                   | ΜΩ    | typ         | С                            |
| Output capacitance in shutdown           |         |                                                            | 2.5         |                      |                                   | pF    | typ         | С                            |
| POWER SUPPLY                             |         |                                                            |             |                      |                                   |       |             |                              |
| Specified operating voltage              |         |                                                            | ±5          |                      |                                   | V     | typ         | С                            |
| Minimum operating voltage                |         |                                                            |             | ±3.5                 | ±3.5                              | V     | min         | В                            |
| Maximum operating voltage                |         |                                                            |             | ±6.0                 | ±6.0                              | V     | max         | Α                            |
| Maximum quiescent current                |         | $V_S = \pm 5 V$                                            | 10.6        | 11                   | 12.5                              | mA    | max         | Α                            |
| Minimum quiescent current                |         | $V_S = \pm 5 V$                                            | 10.6        | 10                   | 8.25                              | mA    | min         | Α                            |
|                                          | (+PSRR) | Input-referred                                             | -56         | -50                  | -42                               | dB    | min         | Α                            |
| Power-supply rejection ratio             | (-PSRR) | Input-referred                                             | -57         | <b>-51</b>           | -43                               | dB    | min         | Α                            |
| THERMAL CHARACTERISTICS                  |         |                                                            |             |                      |                                   |       |             |                              |
| Specified operating range, D package     |         |                                                            | -55 to +125 |                      |                                   | °C    | typ         | С                            |
| Thermal resistance, $\theta_{\text{JA}}$ |         | Junction-to-ambient                                        |             |                      |                                   |       |             |                              |
| D                                        | SO-14   |                                                            | 80          |                      |                                   | °C/W  | typ         | С                            |



#### TYPICAL CHARACTERISTICS

At  $T_A$  = +25°C, G = +2 V/V,  $R_F$  = 523  $\Omega$ , and  $R_L$  = 150  $\Omega$ , unless otherwise noted.



Figure 1.



Figure 2.





Figure 4.





#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A = +25$ °C, G = +2 V/V,  $R_F = 523$   $\Omega$ , and  $R_L = 150$   $\Omega$ , unless otherwise noted.



Figure 7.



1W Internal 5 Power Limit 4  $100\Omega$  Load 3 Output Voltage (V) 2 1 50Ω Load 0 25Ω Load -1 -2 1W Interna -3 -4 -5

**OUTPUT VOLTAGE AND CURRENT LIMITATIONS** 

Output Current (mA) Figure 11.

100

200

300



Figure 8.



DISABLE AND SHUTDOWN FEEDTHROUGH vs FREQUENCY



Figure 12.

-100

-200



www.ti.com

#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A$  = +25°C, G = +2 V/V,  $R_F$  = 523  $\Omega$ , and  $R_L$  = 150  $\Omega$ , unless otherwise noted.



#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25$ °C, G = +2 V/V,  $R_F = 523$   $\Omega$ , and  $R_L = 150$   $\Omega$ , unless otherwise noted.



Figure 19.



Figure 20.



Figure 21.





Figure 23.



Figure 24.

#### **TYPICAL CHARACTERISTICS (continued)**

At  $T_A$  = +25°C, G = +2 V/V,  $R_F$  = 523  $\Omega$ , and  $R_L$  = 150  $\Omega$ , unless otherwise noted.





Figure 25.

Figure 26.

#### APPLICATION INFORMATION

#### WIDEBAND MULTIPLEXER OPERATION

The OPA4872 gives a new level of performance in wideband multiplexers. Figure 27 shows the dc-coupled, gain of +2 V/V, dual power-supply circuit used as the basis of the ±5-V Electrical Characteristics and Typical Characteristic curves. For test purposes, the input impedance is set to 75  $\Omega$  with a resistor to ground and the output impedance is set to 75  $\Omega$  with a series output resistor. Voltage swings reported in the specifications are taken directly at the input and output pins while load powers (in dBm) are defined at a matched 75-Ω load. For the circuit of Figure 27, the total effective load will be 150  $\Omega$  | 1046  $\Omega$  = 131  $\Omega$ . Logic pins A0 and A1 control which of the four inputs is selected while EN and SD allow for power reduction. One optional component is included in Figure 27. In addition to the usual power-supply decoupling capacitors to ground, a 0.01-μF capacitor is included between the two power-supply pins. In practical printed circuit board (PCB) layouts, this optional added capacitor typically improves the 2nd-harmonic distortion performance by 3 dB to 6 dB for bipolar supply operation.

Even though the internal architecture of the OPA4872 includes current steering, it is advantageous to look at it as four switches looking into the noninverting

input of a current feedback amplifier. Depending on the logic applied to channel control pins A0 and A1, one switch is on at all times. Figure 27 represents the OPA4872 in this configuration. The truth table for channel selection is shown in Table 1.

**Table 1. TRUTH TABLE** 

| A0 | A1 | EN | SD | V <sub>out</sub>               |
|----|----|----|----|--------------------------------|
| 0  | 0  | 0  | 0  | IN0                            |
| 1  | 0  | 0  | 0  | IN1                            |
| 0  | 1  | 0  | 0  | IN2                            |
| 1  | 1  | 0  | 0  | IN3                            |
| Х  | Х  | 1  | 0  | High-Z, $I_Q = 3.4 \text{ mA}$ |
| Х  | Х  | Х  | 1  | High-Z, $I_Q = 1.1 \text{ mA}$ |

The OPA4872 is in disable mode, with a quiescent current of 3.4mA typical, when the  $\overline{EN}$  pin is set to 0V. After being placed in disable mode, the OPA4872 is fully enabled in 6ns. For further power savings, the SD pin can be used. Setting the SD pin to 5V places the device in shutdown mode with a standing quiescent current of 1.1 mA. Note that in this shutdown mode, the OPA4872 requires 15ns to be fully powered again. The truth table for disable and shutdown modes can be found in Table 1.



Figure 27. DC-Coupled, G = +2V/V Bipolar Specification and Test Circuit (Channel 0 Selected)



#### 2-BIT HIGH-SPEED PGA

The OPA4872 can be used as a 2-bit, high-speed programmable gain amplifier (PGA) when used in conjunction with another amplifier. Figure 28 shows one OPA695 used in series with each OPA4876 input and configured with gains of +1 V/V, +2 V/V, +4 V/V, and +8 V/V, respectively.

When channel 0 is selected, the overall gain to the matched load of the OPA4872 is 0dB. When channel 1 is selected, this circuit delivers 6 dB of gain to the matched load. When channel 2 is selected, this circuit delivers 12 dB of gain to the matched load. When channel 3 is selected, this circuit delivers 18 dB of gain to the matched load.



Figure 28. 2-Bit, High-Speed PGA, Greater Than 300MHz Channel Bandwidth

#### 2-BIT, HIGH-SPEED ATTENUATOR

In contrast to the PGA, a two-bit high-speed attenuator can be implemented by using an R-2R ladder together with the OPA4872. Figure 29 shows such an implementation.

Channel 0 sees the full input signal amplitude, where as channel 1 sees 1/2  $V_{IN}$ , channel 2 see 1/4  $V_{IN}$  and channel 3 sees 1/8  $V_{IN}$ .



Figure 29. 2-Bit, High-Speed Attenuator, 500MHz Channel Bandwidth

#### **4-INPUT RGB ROUTER**

Three OPA4872s can be used together to form a four-input RGB router. The router for the red component is shown in Figure 30. Identical stages would be used for the green and blue channels.



Figure 30. 4-Input RGB Router (Red Channel Shown)

#### 8-TO-1 VIDEO MULTIPLEXER

Two OPA4872s can be used together to form an 8-input video multiplexer. The multiplexer is shown in Figure 31.



Figure 31. 8-to-1 Video Multiplexer

When connecting OPA4872 outputs together, maintain a gain of +1V/V at the load. The OPA4872 configuration shown is a gain of +6 dB; thus, the matching resistance must be selected to achieve -6 dB.

The set of equations to solve is shown in Equation 1 and Equation 2. Here, the impedance of interest is 75  $\Omega$ .

$$\begin{cases} R_{O} = Z_{O} \parallel (R_{O} + R_{F} + R_{G}) \\ 1 + \frac{R_{F}}{R_{G}} = 2 \end{cases}$$

$$\begin{cases} R_{F} + R_{G} = 1046\Omega \\ R_{F} = R_{G} \end{cases}$$
(1)

TEXAS INSTRUMENTS

Solving for  $R_0$ , with n devices connected together, results in Equation 3:

$$R_{0} = \frac{75 \times (n-1) + 804}{2} \times \left[ \sqrt{1 + \frac{241200}{[75 \times (n-1) + 804]^{2}}} - 1 \right]$$
(3)

Results for *n* varying from 2 to 6 are given in Table 2.

Table 2. Series Resistance vs Number of Parallel Outputs

| NUMBER OF OPA4872s | R <sub>O</sub> (Ω) |
|--------------------|--------------------|
| 2                  | 69                 |
| 3                  | 63.94              |
| 4                  | 59.49              |
| 5                  | 55.59              |
| 6                  | 52.15              |

The two major limitations of this circuit are the device requirements for each OPA4872 and the acceptable return loss resulting from the mismatch between the load and the matching resistor.

#### **DESIGN-IN TOOLS**

#### **DEMONSTRATION FIXTURE**

A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the OPA4872. The fixture is offered free of charge as an unpopulated PCB, delivered with a user's guide. The summary information for this fixture is shown in Table 3.

**Table 3. OPA4872 Demonstration Fixture** 

| PACKAGE | ORDERING NUMBER | LITERATURE<br>NUMBER |
|---------|-----------------|----------------------|
| SO-14   | DEM-OPA-SO-1E   | SBOU045              |

The demonstration fixture can be requested at the Texas Instruments web site at (www.ti.com) through the OPA4872 product folder.

#### **MACROMODELS AND APPLICATIONS SUPPORT**

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This practice is particularly true for video and RF amplifier circuits, where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA4872 is available through the Texas Instruments web site at www.ti.com. This model does a good job of predicting small-signal ac and transient performance under a wide variety of operating conditions. It does not do as well in predicting the harmonic distortion or dG/dP characteristics.

#### **OPERATING SUGGESTIONS**

# SETTING RESISTOR VALUES TO OPTIMIZE BANDWIDTH

The output stage of the OPA4872 is current-feedback op amp, meaning it can hold an almost constant bandwidth over signal gain settings with the proper adjustment of the external resistor values. This performance is shown in the Typical Characteristic curves; the small-signal bandwidth decreases only slightly with increasing gain. These curves also show that the feedback resistor has been changed for each gain setting. The resistor values on the feedback path can be treated as frequency response compensation elements while the ratio sets the signal gain of the feedback resistor divided by the gain resistor. Figure 32 shows the small-signal frequency response analysis circuit for a current feedback amplifier.



Figure 32. Recommended Feedback Resistor vs Noise Gain

The key elements of this current-feedback op amp model are:

 $\alpha \to \text{Buffer gain from the noninverting input to the inverting input$ 

 $R_I \rightarrow Buffer output impedance$ 

i<sub>ERR</sub> → Feedback error current signal

 $Z_{(s)} \rightarrow Frequency-dependent$  open-loop transimpedance gain from  $i_{ERR}$  to  $V_O$ 

The buffer gain is typically very close to 1.00 and is normally neglected from signal gain considerations. It will, however, set the CMRR for a single op amp differential amplifier configuration. For a buffer gain  $\alpha < 1.0$ , the CMRR = -20 × log (1 -  $\alpha$ ) dB.

 $R_{\rm I}$ , the buffer output impedance, is a critical portion of the bandwidth control equation.  $R_{\rm I}$  for the OPA4872 is typically about 30  $\Omega$ . A current-feedback op amp senses an error current in the inverting node (as opposed to a differential input error voltage for a voltage-feedback op amp) and passes this on to the output through an internal frequency dependent transimpedance gain. The Typical Characteristics show this open-loop transimpedance response. This open-loop response is analogous to the open-loop voltage gain curve for a voltage-feedback op amp. Developing the transfer function for the circuit of Figure 32 gives Equation 4:

$$\frac{V_{O}}{V_{I}} = \frac{\alpha\left(1 + \frac{R_{F}}{R_{G}}\right)}{R_{F} + R_{I}\left(1 + \frac{R_{F}}{R_{G}}\right)} = \frac{\alpha NG}{1 + \frac{R_{F} + R_{I}NG}{Z_{(S)}}}$$

where:

$$NG = \left(1 + \frac{R_F}{R_G}\right) \tag{4}$$

This formula is written in a loop-gain analysis format, where the errors arising from a noninfinite open-loop gain are shown in the denominator. If  $Z_{(S)}$  were infinite over all frequencies, the denominator of Equation 4 would reduce to 1 and the ideal desired signal gain shown in the numerator would be achieved. The fraction in the denominator of Equation 4 determines the frequency response. Equation 5 shows this as the loop-gain equation:

$$\frac{Z_{(S)}}{R_F + R_I NG} = \text{Loop Gain}$$
 (5)

If  $20 \times \log(R_F + NG \times R_I)$  were drawn on top of the open-loop transimpedance plot, the difference between the two calculations would be the loop gain at a given frequency. Eventually,  $Z_{(S)}$  rolls off to equal the denominator of Equation 5, at which point the loop gain reduces to 1 (and the curves intersect). This point of equality is where the amplifier closed-loop frequency response given by Equation 4 starts to roll off, and is exactly analogous to the frequency at which the noise gain equals the open-loop voltage gain for a voltage-feedback op amp. The difference here is that the total impedance in the denominator of Equation 5 may be controlled somewhat separately from the desired signal gain (or NG).

The OPA4872 is internally compensated to give a maximally flat frequency response for  $R_{\text{F}}=523~\Omega$  at NG = 2 on ±5-V supplies. Evaluating the denominator of Equation 5 (which is the feedback transimpedance) gives an optimal target of 663  $\Omega$ . As the signal gain changes, the contribution of the NG ×  $R_{\text{I}}$  term in the feedback transimpedance will change, but the total can be held constant by adjusting  $R_{\text{F}}$ . Equation 6 gives an approximate equation for optimum  $R_{\text{F}}$  over signal gain:

$$R_{F} = 663\Omega - NG \times R_{I}$$
 (6)

As the desired signal gain increases, this equation will eventually predict a negative R<sub>F</sub>. A somewhat subjective limit to this adjustment also can be set by holding  $R_G$  to a minimum value of 20  $\Omega$ . Lower values load both the buffer stage at the input and the output stage, if R<sub>F</sub> gets too low, actually decreasing the bandwidth. Figure 33 shows the recommended R<sub>F</sub> versus NG for ±5-V operation. The values for R<sub>F</sub> versus gain shown here are approximately equal to the values used to generate the Typical Characteristics. They differ in that the optimized values used in the Typical Characteristics are also correcting for board parasitics not considered in the simplified analysis leading to Equation 5. The values shown in Figure 33 give a good starting point for design where bandwidth optimization is desired.



Figure 33. Feedback Resistor vs Noise Gain

The total impedance going into the inverting input may be used to adjust the closed-loop signal bandwidth. Inserting a series resistor between the inverting input and the summing junction increases the feedback impedance (denominator of Equation 4), decreasing the bandwidth.



#### **DRIVING CAPACITIVE LOADS**

One of the most demanding, yet very common load conditions, is capacitive loading. Often, the capacitive load is the input of an analog-to-digital converter (ADC)—including additional external capacitance that may be recommended to improve ADC linearity. A high-speed device such as the OPA4872 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the device open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This isolation resistor does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability.

The Typical Characteristics show the recommended R<sub>S</sub> versus capacitive load and the resulting frequency response at the load; see Figure 5. Parasitic capacitive loads greater than 2 pF can begin to degrade the performance of the OPA4872. Long PCB traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA4872 output pin (see the *Board Layout Guidelines* section).

#### DC ACCURACY

The OPA4872 offers excellent dc signal accuracy. Parameters that influence the output dc offset voltage are:

- Output offset voltage
- Input bias current
- Gain error
- · Power-supply rejection ratio
- Temperature

Leaving both temperature and gain error parameters aside, the output offset voltage envelope can be described as shown in Equation 7:

$$\begin{split} V_{OSO\_envelope} &= V_{OS} \times G \pm I_{bi} \times R_{F} \pm (R_{S} \times I_{b}) \times G \\ &\pm \left| 5 - (V_{S+}) \right| \times 10^{-\frac{PSRR+}{20}} \\ &\pm \left| -5 - (V_{S-}) \right| \times 10^{-\frac{PSRR-}{20}} \end{split}$$
 (7)

Where:

**R<sub>s</sub>:** Input resistance seen by R0, R1, G0, G1, B0, or B1.

I<sub>b</sub>: Noninverting input bias currentI<sub>bi</sub>: Inverting input bias current

G: Gain

V<sub>S+</sub>: Positive supply voltage
 V<sub>S-</sub>: Negative supply voltage
 PSRR+: Positive supply PSRR
 PSRR-: Negative supply PSRR
 V<sub>OS</sub>: Input Offset Voltage

Evaluating the front-page schematic, using a worst-case, +25°C offset voltage, bias current and PSRR specifications and operating at ±6 V, gives a worst-case output equal to Equation 8:

$$\pm 10\text{mV} + 75\Omega \times \pm 14\mu A \times 2$$

$$+523\Omega \times \pm 18\mu A \pm |5 - 6| \times 10^{-\frac{50}{20}}$$

$$\pm |-5 - (-6)| \times 10^{-\frac{51}{20}}$$

$$= \pm 29.2\text{mV}$$
(8)

#### DISTORTION PERFORMANCE

The OPA4872 provides good distortion performance into a 150- $\Omega$  load on ±5-V supplies. Relative to provides alternative solutions, it exceptional performance into lighter loads. Generally, until the fundamental signal reaches very high frequency or power levels, the 2nd harmonic dominates the distortion with a negligible 3rd harmonic component. Focusing then on the 2nd harmonic, increasing the load impedance directly improves distortion. Also, providing an additional supply decoupling capacitor (0.01 μF) between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3 dB to 6 dB).

In most op amps, increasing the output voltage swing increases harmonic distortion directly. The Typical Characteristics show the 2nd harmonic increasing at a little less than the expected 2X rate while the 3rd harmonic increases at a little less than the expected 3X rate. Where the test power doubles, the 2nd harmonic increases only by less than the expected 6 dB, whereas the 3rd harmonic increases by less than the expected 12 dB.

#### **NOISE PERFORMANCE**

The OPA4872 offers an excellent balance between voltage and current noise terms to achieve low output noise. The inverting current noise (19 pA/√Hz) is significantly lower than earlier solutions, while the input voltage noise (4.5 nV/\(\sqrt{Hz}\)) is lower than most unity-gain stable, wideband, voltage-feedback op amps. As long as the ac source impedance looking out of the noninverting node is less than 100  $\Omega$ , this current noise will not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise under a wide variety of operating conditions. Figure 34 shows the OPA4872 noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either nV/√Hz or  $pA/\sqrt{Hz}$ .



Figure 34. Op Amp Noise Analysis Model

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 9 shows the general form for the output noise voltage using the terms shown in Figure 35.

$$E_{O} = \sqrt{\left(E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S}\right)NG^{2} + (I_{BI}R_{F})^{2} + 4kTR_{F}NG}$$
(9)

Dividing this expression by the noise gain (NG =  $(1 + R_F/R_G)$ ) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 10.

$$E_{O} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + \left(\frac{I_{BI}R_{F}}{NG}\right)^{2} + \frac{4kTR_{F}}{NG}}$$
(10)

Evaluating these two equations for the OPA4872 circuit and component values (see Figure 27) gives a total output spot noise voltage of 14.2 nV/√Hz and a total equivalent input spot noise voltage of 7.1 nV/\(\sqrt{Hz}\). This total input-referred spot noise voltage is higher than the 4.5-nV/ $\sqrt{\text{Hz}}$  specification for the OPA4872 voltage noise alone. This voltage reflects the noise added to the output by the inverting current noise times the feedback resistor. If the feedback resistor is reduced in high-gain configurations, the total input-referred voltage noise given Equation 10 approaches only the 4.5 nV/ $\sqrt{\text{Hz}}$  of the op amp itself. For example, going to a gain of +10 using  $R_F = 178 \Omega$  gives a total input-referred noise of 4.7 nV/√Hz.



#### THERMAL ANALYSIS

Heatsinking or forced airflow may be required under extreme operating conditions. Maximum desired junction temperature sets the maximum allowed internal power dissipation as discussed in this document. In no case should the maximum junction temperature be allowed to exceed +150°C.

Operating junction temperature ( $T_J$ ) is given by  $T_A$  +  $P_D \times \theta_{JA}$ . The total internal power dissipation ( $P_D$ ) is the sum of quiescent power ( $P_{DQ}$ ) and additional power dissipated in the output stage ( $P_{DL}$ ) to deliver

load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part.  $P_{DL}$  depends on the required output signal and load; for a grounded resistive load,  $P_{DL}$  is at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition  $P_{DL} = V_{\rm S}^2/(4 \times R_{\rm L}),$  where  $R_{\rm L}$  includes feedback network loading.

Note that it is the power in the output stage and not in the load that determines internal power dissipation.



Figure 35. OPA4872 Noise Analysis Model



As a worst-case example, compute the maximum  $T_J$  using an OPA4872ID in the circuit of Figure 27 operating at the maximum specified ambient temperature of +85°C with its output driving a grounded 100- $\Omega$  load to +2.5 V:

 $P_D = 10V \times 11.7 \text{mA} + (5^2/[4 \times (150\Omega \parallel 1046\Omega)]) = 165 \text{mW}$ 

Maximum  $T_J = +85^{\circ}C + (165 \text{mW} \times 80^{\circ}C/\text{W}) = 98^{\circ}C$ 

This worst-case condition does not exceed the maximum junction temperature. Normally, this extreme case is not encountered.

#### **BOARD LAYOUT GUIDELINES**

Achieving optimum performance with a high-frequency amplifier such as the OPA4872 requires careful attention to board layout parasitics and external component types. Recommendations to optimize performance include:

- a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output pin can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
- b) Minimize the distance (< 0.25") from the power-supply pins to high frequency 0.1-μF decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections (on pins 9, 11, 13, and 15) should always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) improves 2nd harmonic distortion performance. Larger (2.2 μF to 6.8 µF) decoupling capacitors, effective at lower frequency, should also be used on the main supply pins. These capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
- c) Careful selection and placement of external components preserves the high-frequency performance of the OPA4872. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good high-frequency performance.

Again, keep their leads and PCB trace length as short as possible. Never use wirewound type resistors in a high-frequency application. Other network components, such as noninverting input termination resistors, should also be placed close to the package.

d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them.

Estimate the total capacitive load and set R<sub>S</sub> from the plot of Figure 5. Low parasitic capacitive loads (greater than 5 pF) may not need an R<sub>S</sub> because the OPA4872 is nominally compensated to operate with a 2-pF parasitic load. If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50- $\Omega$ environment is normally not necessary on the board, and in fact, a higher impedance environment improves distortion as shown in the Distortion versus Load plot; see Figure 7. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA4872 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA4872 allow multiple destination devices to be handled as separate transmission lines, each with its own series and shunt terminations. If the 6-dB attenuation of a doubly-terminated transmission line unacceptable. lona trace а can series-terminated at the source end only. Treat the trace as a capacitive load in this case and set the series resistor value as shown in Figure 5. This configuration does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there will be some signal attenuation because of the voltage divider formed by the series output into the terminating impedance.

**INSTRUMENTS** 

SBOS444-DECEMBER 2008 www.ti.com

e) Socketing a high-speed part like the OPA4872 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA4872 onto the board.

#### INPUT AND ESD PROTECTION

The OPA4872 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins have limited ESD protection using internal diodes to the power supplies as shown in Figure 36.



Figure 36. Internal ESD Protection

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30-mA continuous current. Where higher currents are possible (for example, in systems with ±15-V supply parts driving into the OPA4872), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible because high values degrade both noise performance and frequency response.



#### **PACKAGE MATERIALS INFORMATION**

16-Dec-2008

#### **TAPE AND REEL INFORMATION**



# TAPE DIMENSIONS KO P1 BO W Cavity

| A0 |                                                           |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| OPA4872MDREP | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5     | 9.0     | 2.1     | 8.0        | 16.0      | Q1               |

## PACKAGE MATERIALS INFORMATION



16-Dec-2008



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA4872MDREP | SOIC         | D               | 14   | 2500 | 346.0       | 346.0      | 33.0        |

#### D (R-PDSO-G14)

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- 🛆 Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.

  Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.

  E. Reference JEDEC MS-012 variation AB.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products** Amplifiers amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com microcontroller.ti.com Microcontrollers www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

Applications Audio www.ti.com/audio Automotive www.ti.com/automotive Broadband www.ti.com/broadband Digital Control www.ti.com/digitalcontrol Medical www.ti.com/medical Military www.ti.com/military Optical Networking www.ti.com/opticalnetwork Security www.ti.com/security Telephony www.ti.com/telephony Video & Imaging www.ti.com/video Wireless www.ti.com/wireless

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated